lager_spl.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * board/renesas/lager/lager_spl.c
  4. *
  5. * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
  6. */
  7. #include <common.h>
  8. #include <malloc.h>
  9. #include <dm/platform_data/serial_sh.h>
  10. #include <asm/processor.h>
  11. #include <asm/mach-types.h>
  12. #include <asm/io.h>
  13. #include <linux/errno.h>
  14. #include <asm/arch/sys_proto.h>
  15. #include <asm/gpio.h>
  16. #include <asm/arch/rmobile.h>
  17. #include <asm/arch/rcar-mstp.h>
  18. #include <spl.h>
  19. #define TMU0_MSTP125 BIT(25)
  20. #define SCIF0_MSTP721 BIT(21)
  21. #define QSPI_MSTP917 BIT(17)
  22. #define SD2CKCR 0xE615026C
  23. #define SD_97500KHZ 0x7
  24. struct reg_config {
  25. u16 off;
  26. u32 val;
  27. };
  28. static void dbsc_wait(u16 reg)
  29. {
  30. static const u32 dbsc3_0_base = DBSC3_0_BASE;
  31. while (!(readl(dbsc3_0_base + reg) & BIT(0)))
  32. ;
  33. }
  34. static void spl_init_sys(void)
  35. {
  36. u32 r0 = 0;
  37. writel(0xa5a5a500, 0xe6020004);
  38. writel(0xa5a5a500, 0xe6030004);
  39. asm volatile(
  40. /* ICIALLU - Invalidate I$ to PoU */
  41. "mcr 15, 0, %0, cr7, cr5, 0 \n"
  42. /* BPIALL - Invalidate branch predictors */
  43. "mcr 15, 0, %0, cr7, cr5, 6 \n"
  44. /* Set SCTLR[IZ] */
  45. "mrc 15, 0, %0, cr1, cr0, 0 \n"
  46. "orr %0, #0x1800 \n"
  47. "mcr 15, 0, %0, cr1, cr0, 0 \n"
  48. "isb sy \n"
  49. :"=r"(r0));
  50. }
  51. static void spl_init_pfc(void)
  52. {
  53. static const struct reg_config pfc_with_unlock[] = {
  54. { 0x0090, 0x00000000 },
  55. { 0x0094, 0x00000000 },
  56. { 0x0098, 0xc0000000 },
  57. { 0x0020, 0x00000000 },
  58. { 0x0024, 0x00000000 },
  59. { 0x0028, 0x00000000 },
  60. { 0x002c, 0x20000000 },
  61. { 0x0030, 0x00001249 },
  62. { 0x0034, 0x00000278 },
  63. { 0x0038, 0x00000841 },
  64. { 0x003c, 0x00000000 },
  65. { 0x0040, 0x00000000 },
  66. { 0x0044, 0x10000000 },
  67. { 0x0048, 0x00000001 },
  68. { 0x004c, 0x0004aab0 },
  69. { 0x0050, 0x37301b00 },
  70. { 0x0054, 0x00048da3 },
  71. { 0x0058, 0x089044a1 },
  72. { 0x005c, 0x2a3a55b4 },
  73. { 0x0160, 0x00000003 },
  74. { 0x0004, 0xffffffff },
  75. { 0x0008, 0x2aef3fff },
  76. { 0x000c, 0x3fffffff },
  77. { 0x0010, 0xff7fc07f },
  78. { 0x0014, 0x7f3ff3f8 },
  79. { 0x0018, 0x1cfdfff7 },
  80. };
  81. static const struct reg_config pfc_without_unlock[] = {
  82. { 0x0100, 0x1fffffff },
  83. { 0x0104, 0xffff0318 },
  84. { 0x0108, 0x387fffe1 },
  85. { 0x010c, 0x00803f80 },
  86. { 0x0110, 0x1520009f },
  87. { 0x0114, 0x00000000 },
  88. { 0x0118, 0x00000000 },
  89. };
  90. static const u32 pfc_base = 0xe6060000;
  91. unsigned int i;
  92. for (i = 0; i < ARRAY_SIZE(pfc_with_unlock); i++) {
  93. writel(~pfc_with_unlock[i].val, pfc_base);
  94. writel(pfc_with_unlock[i].val,
  95. pfc_base | pfc_with_unlock[i].off);
  96. }
  97. for (i = 0; i < ARRAY_SIZE(pfc_without_unlock); i++)
  98. writel(pfc_without_unlock[i].val,
  99. pfc_base | pfc_without_unlock[i].off);
  100. }
  101. static void spl_init_gpio(void)
  102. {
  103. static const u16 gpio_offs[] = {
  104. 0x1000, 0x3000, 0x4000, 0x5000
  105. };
  106. static const struct reg_config gpio_set[] = {
  107. { 0x4000, 0x00c00000 },
  108. { 0x5000, 0x63020000 },
  109. };
  110. static const struct reg_config gpio_clr[] = {
  111. { 0x1000, 0x00000000 },
  112. { 0x3000, 0x00000000 },
  113. { 0x4000, 0x00c00000 },
  114. { 0x5000, 0xe3020000 },
  115. };
  116. static const u32 gpio_base = 0xe6050000;
  117. unsigned int i;
  118. for (i = 0; i < ARRAY_SIZE(gpio_offs); i++)
  119. writel(0, gpio_base | 0x20 | gpio_offs[i]);
  120. for (i = 0; i < ARRAY_SIZE(gpio_offs); i++)
  121. writel(0, gpio_base | 0x00 | gpio_offs[i]);
  122. for (i = 0; i < ARRAY_SIZE(gpio_set); i++)
  123. writel(gpio_set[i].val, gpio_base | 0x08 | gpio_set[i].off);
  124. for (i = 0; i < ARRAY_SIZE(gpio_clr); i++)
  125. writel(gpio_clr[i].val, gpio_base | 0x04 | gpio_clr[i].off);
  126. }
  127. static void spl_init_lbsc(void)
  128. {
  129. static const struct reg_config lbsc_config[] = {
  130. { 0x00, 0x00000020 },
  131. { 0x08, 0x00002020 },
  132. { 0x30, 0x02150326 },
  133. { 0x38, 0x077f077f },
  134. };
  135. static const u16 lbsc_offs[] = {
  136. 0x80, 0x84, 0x88, 0x8c, 0xa0, 0xc0, 0xc4, 0xc8, 0x180
  137. };
  138. static const u32 lbsc_base = 0xfec00200;
  139. unsigned int i;
  140. for (i = 0; i < ARRAY_SIZE(lbsc_config); i++) {
  141. writel(lbsc_config[i].val,
  142. lbsc_base | lbsc_config[i].off);
  143. writel(lbsc_config[i].val,
  144. lbsc_base | (lbsc_config[i].off + 4));
  145. }
  146. for (i = 0; i < ARRAY_SIZE(lbsc_offs); i++)
  147. writel(0, lbsc_base | lbsc_offs[i]);
  148. }
  149. static void spl_init_dbsc(void)
  150. {
  151. static const struct reg_config dbsc_config1[] = {
  152. { 0x0018, 0x21000000 },
  153. { 0x0018, 0x11000000 },
  154. { 0x0018, 0x10000000 },
  155. { 0x0280, 0x0000a55a },
  156. { 0x0290, 0x00000001 },
  157. { 0x02a0, 0x80000000 },
  158. { 0x0290, 0x00000004 },
  159. };
  160. static const struct reg_config dbsc_config4[] = {
  161. { 0x0290, 0x00000010 },
  162. { 0x02a0, 0xf004649b },
  163. { 0x0290, 0x0000000f },
  164. { 0x02a0, 0x00181ee4 },
  165. { 0x0290, 0x00000060 },
  166. { 0x02a0, 0x330657b2 },
  167. { 0x0290, 0x00000001 },
  168. { 0x02a0, 0x00000071 },
  169. { 0x0020, 0x00000007 },
  170. { 0x0024, 0x10030a02 },
  171. { 0x0030, 0x00000001 },
  172. { 0x00b0, 0x00000000 },
  173. { 0x0040, 0x0000000b },
  174. { 0x0044, 0x00000008 },
  175. { 0x0048, 0x00000000 },
  176. { 0x0050, 0x0000000b },
  177. { 0x0054, 0x000c000b },
  178. { 0x0058, 0x00000027 },
  179. { 0x005c, 0x0000001c },
  180. { 0x0060, 0x00000005 },
  181. { 0x0064, 0x00000018 },
  182. { 0x0068, 0x00000008 },
  183. { 0x006c, 0x0000000c },
  184. { 0x0070, 0x00000009 },
  185. { 0x0074, 0x00000012 },
  186. { 0x0078, 0x000000d0 },
  187. { 0x007c, 0x00140005 },
  188. { 0x0080, 0x00050004 },
  189. { 0x0084, 0x70233005 },
  190. { 0x0088, 0x000c0000 },
  191. { 0x008c, 0x00000300 },
  192. { 0x0090, 0x00000040 },
  193. { 0x0100, 0x00000001 },
  194. { 0x00c0, 0x00020001 },
  195. { 0x00c8, 0x20082008 },
  196. { 0x0380, 0x00020002 },
  197. { 0x0390, 0x0000000f },
  198. };
  199. static const struct reg_config dbsc_config5[] = {
  200. { 0x0244, 0x00000011 },
  201. { 0x0290, 0x00000006 },
  202. { 0x02a0, 0x0005c000 },
  203. { 0x0290, 0x00000003 },
  204. { 0x02a0, 0x0300c481 },
  205. { 0x0290, 0x00000023 },
  206. { 0x02a0, 0x00fdb6c0 },
  207. { 0x0290, 0x00000011 },
  208. { 0x02a0, 0x1000040b },
  209. { 0x0290, 0x00000012 },
  210. { 0x02a0, 0x9d5cbb66 },
  211. { 0x0290, 0x00000013 },
  212. { 0x02a0, 0x1a868300 },
  213. { 0x0290, 0x00000014 },
  214. { 0x02a0, 0x300214d8 },
  215. { 0x0290, 0x00000015 },
  216. { 0x02a0, 0x00000d70 },
  217. { 0x0290, 0x00000016 },
  218. { 0x02a0, 0x00000006 },
  219. { 0x0290, 0x00000017 },
  220. { 0x02a0, 0x00000018 },
  221. { 0x0290, 0x0000001a },
  222. { 0x02a0, 0x910035c7 },
  223. { 0x0290, 0x00000004 },
  224. };
  225. static const struct reg_config dbsc_config6[] = {
  226. { 0x0290, 0x00000001 },
  227. { 0x02a0, 0x00000181 },
  228. { 0x0018, 0x11000000 },
  229. { 0x0290, 0x00000004 },
  230. };
  231. static const struct reg_config dbsc_config7[] = {
  232. { 0x0290, 0x00000001 },
  233. { 0x02a0, 0x0000fe01 },
  234. { 0x0290, 0x00000004 },
  235. };
  236. static const struct reg_config dbsc_config8[] = {
  237. { 0x0304, 0x00000000 },
  238. { 0x00f4, 0x01004c20 },
  239. { 0x00f8, 0x014000aa },
  240. { 0x00e0, 0x00000140 },
  241. { 0x00e4, 0x00081860 },
  242. { 0x00e8, 0x00010000 },
  243. { 0x0014, 0x00000001 },
  244. { 0x0010, 0x00000001 },
  245. { 0x0280, 0x00000000 },
  246. };
  247. static const u32 dbsc3_0_base = DBSC3_0_BASE;
  248. unsigned int i;
  249. for (i = 0; i < ARRAY_SIZE(dbsc_config1); i++)
  250. writel(dbsc_config1[i].val, dbsc3_0_base | dbsc_config1[i].off);
  251. dbsc_wait(0x2a0);
  252. for (i = 0; i < ARRAY_SIZE(dbsc_config4); i++)
  253. writel(dbsc_config4[i].val, dbsc3_0_base | dbsc_config4[i].off);
  254. dbsc_wait(0x240);
  255. for (i = 0; i < ARRAY_SIZE(dbsc_config5); i++)
  256. writel(dbsc_config5[i].val, dbsc3_0_base | dbsc_config5[i].off);
  257. dbsc_wait(0x2a0);
  258. for (i = 0; i < ARRAY_SIZE(dbsc_config6); i++)
  259. writel(dbsc_config6[i].val, dbsc3_0_base | dbsc_config6[i].off);
  260. dbsc_wait(0x2a0);
  261. for (i = 0; i < ARRAY_SIZE(dbsc_config7); i++)
  262. writel(dbsc_config7[i].val, dbsc3_0_base | dbsc_config7[i].off);
  263. dbsc_wait(0x2a0);
  264. for (i = 0; i < ARRAY_SIZE(dbsc_config8); i++)
  265. writel(dbsc_config8[i].val, dbsc3_0_base | dbsc_config8[i].off);
  266. }
  267. static void spl_init_qspi(void)
  268. {
  269. mstp_clrbits_le32(MSTPSR9, SMSTPCR9, QSPI_MSTP917);
  270. static const u32 qspi_base = 0xe6b10000;
  271. writeb(0x08, qspi_base + 0x00);
  272. writeb(0x00, qspi_base + 0x01);
  273. writeb(0x06, qspi_base + 0x02);
  274. writeb(0x01, qspi_base + 0x0a);
  275. writeb(0x00, qspi_base + 0x0b);
  276. writeb(0x00, qspi_base + 0x0c);
  277. writeb(0x00, qspi_base + 0x0d);
  278. writeb(0x00, qspi_base + 0x0e);
  279. writew(0xe080, qspi_base + 0x10);
  280. writeb(0xc0, qspi_base + 0x18);
  281. writeb(0x00, qspi_base + 0x18);
  282. writeb(0x00, qspi_base + 0x08);
  283. writeb(0x48, qspi_base + 0x00);
  284. }
  285. void board_init_f(ulong dummy)
  286. {
  287. mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
  288. mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF0_MSTP721);
  289. /*
  290. * SD0 clock is set to 97.5MHz by default.
  291. * Set SD2 to the 97.5MHz as well.
  292. */
  293. writel(SD_97500KHZ, SD2CKCR);
  294. spl_init_sys();
  295. spl_init_pfc();
  296. spl_init_gpio();
  297. spl_init_lbsc();
  298. spl_init_dbsc();
  299. spl_init_qspi();
  300. }
  301. void spl_board_init(void)
  302. {
  303. /* UART clocks enabled and gd valid - init serial console */
  304. preloader_console_init();
  305. }
  306. void board_boot_order(u32 *spl_boot_list)
  307. {
  308. const u32 jtag_magic = 0x1337c0de;
  309. const u32 load_magic = 0xb33fc0de;
  310. /*
  311. * If JTAG probe sets special word at 0xe6300020, then it must
  312. * put U-Boot into RAM and SPL will start it from RAM.
  313. */
  314. if (readl(CONFIG_SPL_TEXT_BASE + 0x20) == jtag_magic) {
  315. printf("JTAG boot detected!\n");
  316. while (readl(CONFIG_SPL_TEXT_BASE + 0x24) != load_magic)
  317. ;
  318. spl_boot_list[0] = BOOT_DEVICE_RAM;
  319. spl_boot_list[1] = BOOT_DEVICE_NONE;
  320. return;
  321. }
  322. /* Boot from SPI NOR with YMODEM UART fallback. */
  323. spl_boot_list[0] = BOOT_DEVICE_SPI;
  324. spl_boot_list[1] = BOOT_DEVICE_UART;
  325. spl_boot_list[2] = BOOT_DEVICE_NONE;
  326. }
  327. void reset_cpu(ulong addr)
  328. {
  329. }