lowlevel_init.S 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2012 Renesas Solutions Corp.
  4. */
  5. #include <config.h>
  6. #include <asm/processor.h>
  7. #include <asm/macro.h>
  8. .macro or32, addr, data
  9. mov.l \addr, r1
  10. mov.l \data, r0
  11. mov.l @r1, r2
  12. or r2, r0
  13. mov.l r0, @r1
  14. .endm
  15. .macro wait_DBCMD
  16. mov.l DBWAIT_A, r0
  17. mov.l @r0, r1
  18. .endm
  19. .global lowlevel_init
  20. .section .spiboot1.text
  21. .align 2
  22. lowlevel_init:
  23. /*------- GPIO -------*/
  24. write16 PDCR_A, PDCR_D ! SPI0
  25. write16 PGCR_A, PGCR_D ! SPI0, GETHER MDIO gate(PTG1)
  26. write16 PJCR_A, PJCR_D ! SCIF4
  27. write16 PTCR_A, PTCR_D ! STATUS
  28. write16 PSEL1_A, PSEL1_D ! SPI0
  29. write16 PSEL2_A, PSEL2_D ! SPI0
  30. write16 PSEL5_A, PSEL5_D ! STATUS
  31. bra exit_gpio
  32. nop
  33. .align 2
  34. /*------- GPIO -------*/
  35. PDCR_A: .long 0xffec0006
  36. PGCR_A: .long 0xffec000c
  37. PJCR_A: .long 0xffec0012
  38. PTCR_A: .long 0xffec0026
  39. PSEL1_A: .long 0xffec0072
  40. PSEL2_A: .long 0xffec0074
  41. PSEL5_A: .long 0xffec007a
  42. PDCR_D: .long 0x0000
  43. PGCR_D: .long 0x0004
  44. PJCR_D: .long 0x0000
  45. PTCR_D: .long 0x0000
  46. PSEL1_D: .long 0x0000
  47. PSEL2_D: .long 0x3000
  48. PSEL5_D: .long 0x0ffc
  49. .align 2
  50. exit_gpio:
  51. mov #0, r14
  52. mova 2f, r0
  53. mov.l PC_MASK, r1
  54. tst r0, r1
  55. bf 2f
  56. bra exit_pmb
  57. nop
  58. .align 2
  59. /* If CPU runs on SDRAM (PC=0x5???????) or not. */
  60. PC_MASK: .long 0x20000000
  61. 2:
  62. mov #1, r14
  63. mov.l EXPEVT_A, r0
  64. mov.l @r0, r0
  65. mov.l EXPEVT_POWER_ON_RESET, r1
  66. cmp/eq r0, r1
  67. bt 1f
  68. /*
  69. * If EXPEVT value is manual reset or tlb multipul-hit,
  70. * initialization of DDR3IF is not necessary.
  71. */
  72. bra exit_ddr
  73. nop
  74. 1:
  75. /*------- Reset -------*/
  76. write32 MRSTCR0_A, MRSTCR0_D
  77. write32 MRSTCR1_A, MRSTCR1_D
  78. /* For Core Reset */
  79. mov.l DBACEN_A, r0
  80. mov.l @r0, r0
  81. cmp/eq #0, r0
  82. bt 3f
  83. /*
  84. * If DBACEN == 1(DBSC was already enabled), we have to avoid the
  85. * initialization of DDR3-SDRAM.
  86. */
  87. bra exit_ddr
  88. nop
  89. 3:
  90. /*------- DDR3IF -------*/
  91. /* oscillation stabilization time */
  92. wait_timer WAIT_OSC_TIME
  93. /* step 3 */
  94. write32 DBCMD_A, DBCMD_RSTL_VAL
  95. wait_timer WAIT_30US
  96. /* step 4 */
  97. write32 DBCMD_A, DBCMD_PDEN_VAL
  98. /* step 5 */
  99. write32 DBKIND_A, DBKIND_D
  100. /* step 6 */
  101. write32 DBCONF_A, DBCONF_D
  102. write32 DBTR0_A, DBTR0_D
  103. write32 DBTR1_A, DBTR1_D
  104. write32 DBTR2_A, DBTR2_D
  105. write32 DBTR3_A, DBTR3_D
  106. write32 DBTR4_A, DBTR4_D
  107. write32 DBTR5_A, DBTR5_D
  108. write32 DBTR6_A, DBTR6_D
  109. write32 DBTR7_A, DBTR7_D
  110. write32 DBTR8_A, DBTR8_D
  111. write32 DBTR9_A, DBTR9_D
  112. write32 DBTR10_A, DBTR10_D
  113. write32 DBTR11_A, DBTR11_D
  114. write32 DBTR12_A, DBTR12_D
  115. write32 DBTR13_A, DBTR13_D
  116. write32 DBTR14_A, DBTR14_D
  117. write32 DBTR15_A, DBTR15_D
  118. write32 DBTR16_A, DBTR16_D
  119. write32 DBTR17_A, DBTR17_D
  120. write32 DBTR18_A, DBTR18_D
  121. write32 DBTR19_A, DBTR19_D
  122. write32 DBRNK0_A, DBRNK0_D
  123. /* step 7 */
  124. write32 DBPDCNT3_A, DBPDCNT3_D
  125. /* step 8 */
  126. write32 DBPDCNT1_A, DBPDCNT1_D
  127. write32 DBPDCNT2_A, DBPDCNT2_D
  128. write32 DBPDLCK_A, DBPDLCK_D
  129. write32 DBPDRGA_A, DBPDRGA_D
  130. write32 DBPDRGD_A, DBPDRGD_D
  131. /* step 9 */
  132. wait_timer WAIT_30US
  133. /* step 10 */
  134. write32 DBPDCNT0_A, DBPDCNT0_D
  135. /* step 11 */
  136. wait_timer WAIT_30US
  137. wait_timer WAIT_30US
  138. /* step 12 */
  139. write32 DBCMD_A, DBCMD_WAIT_VAL
  140. wait_DBCMD
  141. /* step 13 */
  142. write32 DBCMD_A, DBCMD_RSTH_VAL
  143. wait_DBCMD
  144. /* step 14 */
  145. write32 DBCMD_A, DBCMD_WAIT_VAL
  146. write32 DBCMD_A, DBCMD_WAIT_VAL
  147. write32 DBCMD_A, DBCMD_WAIT_VAL
  148. write32 DBCMD_A, DBCMD_WAIT_VAL
  149. /* step 15 */
  150. write32 DBCMD_A, DBCMD_PDXT_VAL
  151. /* step 16 */
  152. write32 DBCMD_A, DBCMD_MRS2_VAL
  153. /* step 17 */
  154. write32 DBCMD_A, DBCMD_MRS3_VAL
  155. /* step 18 */
  156. write32 DBCMD_A, DBCMD_MRS1_VAL
  157. /* step 19 */
  158. write32 DBCMD_A, DBCMD_MRS0_VAL
  159. /* step 20 */
  160. write32 DBCMD_A, DBCMD_ZQCL_VAL
  161. write32 DBCMD_A, DBCMD_REF_VAL
  162. write32 DBCMD_A, DBCMD_REF_VAL
  163. wait_DBCMD
  164. /* step 21 */
  165. write32 DBADJ0_A, DBADJ0_D
  166. write32 DBADJ1_A, DBADJ1_D
  167. write32 DBADJ2_A, DBADJ2_D
  168. /* step 22 */
  169. write32 DBRFCNF0_A, DBRFCNF0_D
  170. write32 DBRFCNF1_A, DBRFCNF1_D
  171. write32 DBRFCNF2_A, DBRFCNF2_D
  172. /* step 23 */
  173. write32 DBCALCNF_A, DBCALCNF_D
  174. /* step 24 */
  175. write32 DBRFEN_A, DBRFEN_D
  176. write32 DBCMD_A, DBCMD_SRXT_VAL
  177. /* step 25 */
  178. write32 DBACEN_A, DBACEN_D
  179. /* step 26 */
  180. wait_DBCMD
  181. bra exit_ddr
  182. nop
  183. .align 2
  184. EXPEVT_A: .long 0xff000024
  185. EXPEVT_POWER_ON_RESET: .long 0x00000000
  186. /*------- Reset -------*/
  187. MRSTCR0_A: .long 0xffd50030
  188. MRSTCR0_D: .long 0xfe1ffe7f
  189. MRSTCR1_A: .long 0xffd50034
  190. MRSTCR1_D: .long 0xfff3ffff
  191. /*------- DDR3IF -------*/
  192. DBCMD_A: .long 0xfe800018
  193. DBKIND_A: .long 0xfe800020
  194. DBCONF_A: .long 0xfe800024
  195. DBTR0_A: .long 0xfe800040
  196. DBTR1_A: .long 0xfe800044
  197. DBTR2_A: .long 0xfe800048
  198. DBTR3_A: .long 0xfe800050
  199. DBTR4_A: .long 0xfe800054
  200. DBTR5_A: .long 0xfe800058
  201. DBTR6_A: .long 0xfe80005c
  202. DBTR7_A: .long 0xfe800060
  203. DBTR8_A: .long 0xfe800064
  204. DBTR9_A: .long 0xfe800068
  205. DBTR10_A: .long 0xfe80006c
  206. DBTR11_A: .long 0xfe800070
  207. DBTR12_A: .long 0xfe800074
  208. DBTR13_A: .long 0xfe800078
  209. DBTR14_A: .long 0xfe80007c
  210. DBTR15_A: .long 0xfe800080
  211. DBTR16_A: .long 0xfe800084
  212. DBTR17_A: .long 0xfe800088
  213. DBTR18_A: .long 0xfe80008c
  214. DBTR19_A: .long 0xfe800090
  215. DBRNK0_A: .long 0xfe800100
  216. DBPDCNT0_A: .long 0xfe800200
  217. DBPDCNT1_A: .long 0xfe800204
  218. DBPDCNT2_A: .long 0xfe800208
  219. DBPDCNT3_A: .long 0xfe80020c
  220. DBPDLCK_A: .long 0xfe800280
  221. DBPDRGA_A: .long 0xfe800290
  222. DBPDRGD_A: .long 0xfe8002a0
  223. DBADJ0_A: .long 0xfe8000c0
  224. DBADJ1_A: .long 0xfe8000c4
  225. DBADJ2_A: .long 0xfe8000c8
  226. DBRFCNF0_A: .long 0xfe8000e0
  227. DBRFCNF1_A: .long 0xfe8000e4
  228. DBRFCNF2_A: .long 0xfe8000e8
  229. DBCALCNF_A: .long 0xfe8000f4
  230. DBRFEN_A: .long 0xfe800014
  231. DBACEN_A: .long 0xfe800010
  232. DBWAIT_A: .long 0xfe80001c
  233. WAIT_OSC_TIME: .long 6000
  234. WAIT_30US: .long 13333
  235. DBCMD_RSTL_VAL: .long 0x20000000
  236. DBCMD_PDEN_VAL: .long 0x1000d73c
  237. DBCMD_WAIT_VAL: .long 0x0000d73c
  238. DBCMD_RSTH_VAL: .long 0x2100d73c
  239. DBCMD_PDXT_VAL: .long 0x110000c8
  240. DBCMD_MRS0_VAL: .long 0x28000930
  241. DBCMD_MRS1_VAL: .long 0x29000004
  242. DBCMD_MRS2_VAL: .long 0x2a000008
  243. DBCMD_MRS3_VAL: .long 0x2b000000
  244. DBCMD_ZQCL_VAL: .long 0x03000200
  245. DBCMD_REF_VAL: .long 0x0c000000
  246. DBCMD_SRXT_VAL: .long 0x19000000
  247. DBKIND_D: .long 0x00000007
  248. DBCONF_D: .long 0x0f030a01
  249. DBTR0_D: .long 0x00000007
  250. DBTR1_D: .long 0x00000006
  251. DBTR2_D: .long 0x00000000
  252. DBTR3_D: .long 0x00000007
  253. DBTR4_D: .long 0x00070007
  254. DBTR5_D: .long 0x0000001b
  255. DBTR6_D: .long 0x00000014
  256. DBTR7_D: .long 0x00000005
  257. DBTR8_D: .long 0x00000015
  258. DBTR9_D: .long 0x00000006
  259. DBTR10_D: .long 0x00000008
  260. DBTR11_D: .long 0x00000007
  261. DBTR12_D: .long 0x0000000e
  262. DBTR13_D: .long 0x00000056
  263. DBTR14_D: .long 0x00000006
  264. DBTR15_D: .long 0x00000004
  265. DBTR16_D: .long 0x00150002
  266. DBTR17_D: .long 0x000c0017
  267. DBTR18_D: .long 0x00000200
  268. DBTR19_D: .long 0x00000040
  269. DBRNK0_D: .long 0x00000001
  270. DBPDCNT0_D: .long 0x00000001
  271. DBPDCNT1_D: .long 0x00000001
  272. DBPDCNT2_D: .long 0x00000000
  273. DBPDCNT3_D: .long 0x00004010
  274. DBPDLCK_D: .long 0x0000a55a
  275. DBPDRGA_D: .long 0x00000028
  276. DBPDRGD_D: .long 0x00017100
  277. DBADJ0_D: .long 0x00000000
  278. DBADJ1_D: .long 0x00000000
  279. DBADJ2_D: .long 0x18061806
  280. DBRFCNF0_D: .long 0x000001ff
  281. DBRFCNF1_D: .long 0x08001000
  282. DBRFCNF2_D: .long 0x00000000
  283. DBCALCNF_D: .long 0x0000ffff
  284. DBRFEN_D: .long 0x00000001
  285. DBACEN_D: .long 0x00000001
  286. .align 2
  287. exit_ddr:
  288. #if defined(CONFIG_SH_32BIT)
  289. /*------- set PMB -------*/
  290. write32 PASCR_A, PASCR_29BIT_D
  291. write32 MMUCR_A, MMUCR_D
  292. /*****************************************************************
  293. * ent virt phys v sz c wt
  294. * 0 0xa0000000 0x00000000 1 128M 0 1
  295. * 1 0xa8000000 0x48000000 1 128M 0 1
  296. * 5 0x88000000 0x48000000 1 128M 1 1
  297. */
  298. write32 PMB_ADDR_SPIBOOT_A, PMB_ADDR_SPIBOOT_D
  299. write32 PMB_DATA_SPIBOOT_A, PMB_DATA_SPIBOOT_D
  300. write32 PMB_ADDR_DDR_C1_A, PMB_ADDR_DDR_C1_D
  301. write32 PMB_DATA_DDR_C1_A, PMB_DATA_DDR_C1_D
  302. write32 PMB_ADDR_DDR_N1_A, PMB_ADDR_DDR_N1_D
  303. write32 PMB_DATA_DDR_N1_A, PMB_DATA_DDR_N1_D
  304. write32 PMB_ADDR_ENTRY2, PMB_ADDR_NOT_USE_D
  305. write32 PMB_ADDR_ENTRY3, PMB_ADDR_NOT_USE_D
  306. write32 PMB_ADDR_ENTRY4, PMB_ADDR_NOT_USE_D
  307. write32 PMB_ADDR_ENTRY6, PMB_ADDR_NOT_USE_D
  308. write32 PMB_ADDR_ENTRY7, PMB_ADDR_NOT_USE_D
  309. write32 PMB_ADDR_ENTRY8, PMB_ADDR_NOT_USE_D
  310. write32 PMB_ADDR_ENTRY9, PMB_ADDR_NOT_USE_D
  311. write32 PMB_ADDR_ENTRY10, PMB_ADDR_NOT_USE_D
  312. write32 PMB_ADDR_ENTRY11, PMB_ADDR_NOT_USE_D
  313. write32 PMB_ADDR_ENTRY12, PMB_ADDR_NOT_USE_D
  314. write32 PMB_ADDR_ENTRY13, PMB_ADDR_NOT_USE_D
  315. write32 PMB_ADDR_ENTRY14, PMB_ADDR_NOT_USE_D
  316. write32 PMB_ADDR_ENTRY15, PMB_ADDR_NOT_USE_D
  317. write32 PASCR_A, PASCR_INIT
  318. mov.l DUMMY_ADDR, r0
  319. icbi @r0
  320. #endif /* if defined(CONFIG_SH_32BIT) */
  321. exit_pmb:
  322. /* CPU is running on ILRAM? */
  323. mov r14, r0
  324. tst #1, r0
  325. bt 1f
  326. mov.l _stack_ilram, r15
  327. mov.l _spiboot_main, r0
  328. 100: bsrf r0
  329. nop
  330. .align 2
  331. _spiboot_main: .long (spiboot_main - (100b + 4))
  332. _stack_ilram: .long 0xe5204000
  333. 1:
  334. write32 CCR_A, CCR_D
  335. rts
  336. nop
  337. .align 2
  338. #if defined(CONFIG_SH_32BIT)
  339. /*------- set PMB -------*/
  340. PMB_ADDR_SPIBOOT_A: .long PMB_ADDR_BASE(0)
  341. PMB_ADDR_DDR_N1_A: .long PMB_ADDR_BASE(1)
  342. PMB_ADDR_DDR_C1_A: .long PMB_ADDR_BASE(5)
  343. PMB_ADDR_ENTRY2: .long PMB_ADDR_BASE(2)
  344. PMB_ADDR_ENTRY3: .long PMB_ADDR_BASE(3)
  345. PMB_ADDR_ENTRY4: .long PMB_ADDR_BASE(4)
  346. PMB_ADDR_ENTRY6: .long PMB_ADDR_BASE(6)
  347. PMB_ADDR_ENTRY7: .long PMB_ADDR_BASE(7)
  348. PMB_ADDR_ENTRY8: .long PMB_ADDR_BASE(8)
  349. PMB_ADDR_ENTRY9: .long PMB_ADDR_BASE(9)
  350. PMB_ADDR_ENTRY10: .long PMB_ADDR_BASE(10)
  351. PMB_ADDR_ENTRY11: .long PMB_ADDR_BASE(11)
  352. PMB_ADDR_ENTRY12: .long PMB_ADDR_BASE(12)
  353. PMB_ADDR_ENTRY13: .long PMB_ADDR_BASE(13)
  354. PMB_ADDR_ENTRY14: .long PMB_ADDR_BASE(14)
  355. PMB_ADDR_ENTRY15: .long PMB_ADDR_BASE(15)
  356. PMB_ADDR_SPIBOOT_D: .long mk_pmb_addr_val(0xa0)
  357. PMB_ADDR_DDR_C1_D: .long mk_pmb_addr_val(0x88)
  358. PMB_ADDR_DDR_N1_D: .long mk_pmb_addr_val(0xa8)
  359. PMB_ADDR_NOT_USE_D: .long 0x00000000
  360. PMB_DATA_SPIBOOT_A: .long PMB_DATA_BASE(0)
  361. PMB_DATA_DDR_N1_A: .long PMB_DATA_BASE(1)
  362. PMB_DATA_DDR_C1_A: .long PMB_DATA_BASE(5)
  363. /* ppn ub v s1 s0 c wt */
  364. PMB_DATA_SPIBOOT_D: .long mk_pmb_data_val(0x00, 0, 1, 1, 0, 0, 1)
  365. PMB_DATA_DDR_C1_D: .long mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
  366. PMB_DATA_DDR_N1_D: .long mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
  367. PASCR_A: .long 0xff000070
  368. DUMMY_ADDR: .long 0xa0000000
  369. PASCR_29BIT_D: .long 0x00000000
  370. PASCR_INIT: .long 0x80000080
  371. MMUCR_A: .long 0xff000010
  372. MMUCR_D: .long 0x00000004 /* clear ITLB */
  373. #endif /* CONFIG_SH_32BIT */
  374. CCR_A: .long CCR
  375. CCR_D: .long CCR_CACHE_INIT