stm32f746-disco.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016, STMicroelectronics - All Rights Reserved
  4. * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <lcd.h>
  9. #include <ram.h>
  10. #include <spl.h>
  11. #include <splash.h>
  12. #include <st_logo_data.h>
  13. #include <video.h>
  14. #include <asm/io.h>
  15. #include <asm/armv7m.h>
  16. #include <asm/arch/stm32.h>
  17. #include <asm/arch/gpio.h>
  18. #include <asm/arch/syscfg.h>
  19. #include <asm/gpio.h>
  20. DECLARE_GLOBAL_DATA_PTR;
  21. int get_memory_base_size(fdt_addr_t *mr_base, fdt_addr_t *mr_size)
  22. {
  23. int mr_node;
  24. mr_node = fdt_path_offset(gd->fdt_blob, "/memory");
  25. if (mr_node < 0)
  26. return mr_node;
  27. *mr_base = fdtdec_get_addr_size_auto_noparent(gd->fdt_blob, mr_node,
  28. "reg", 0, mr_size, false);
  29. debug("mr_base = %lx, mr_size= %lx\n", *mr_base, *mr_size);
  30. return 0;
  31. }
  32. int dram_init(void)
  33. {
  34. int rv;
  35. fdt_addr_t mr_base, mr_size;
  36. #ifndef CONFIG_SUPPORT_SPL
  37. struct udevice *dev;
  38. rv = uclass_get_device(UCLASS_RAM, 0, &dev);
  39. if (rv) {
  40. debug("DRAM init failed: %d\n", rv);
  41. return rv;
  42. }
  43. #endif
  44. rv = get_memory_base_size(&mr_base, &mr_size);
  45. if (rv)
  46. return rv;
  47. gd->ram_size = mr_size;
  48. gd->ram_top = mr_base;
  49. return rv;
  50. }
  51. int dram_init_banksize(void)
  52. {
  53. fdt_addr_t mr_base, mr_size;
  54. get_memory_base_size(&mr_base, &mr_size);
  55. /*
  56. * Fill in global info with description of SRAM configuration
  57. */
  58. gd->bd->bi_dram[0].start = mr_base;
  59. gd->bd->bi_dram[0].size = mr_size;
  60. return 0;
  61. }
  62. int board_early_init_f(void)
  63. {
  64. return 0;
  65. }
  66. #ifdef CONFIG_SPL_BUILD
  67. #ifdef CONFIG_SPL_OS_BOOT
  68. int spl_start_uboot(void)
  69. {
  70. debug("SPL: booting kernel\n");
  71. /* break into full u-boot on 'c' */
  72. return serial_tstc() && serial_getc() == 'c';
  73. }
  74. #endif
  75. int spl_dram_init(void)
  76. {
  77. struct udevice *dev;
  78. int rv;
  79. rv = uclass_get_device(UCLASS_RAM, 0, &dev);
  80. if (rv)
  81. debug("DRAM init failed: %d\n", rv);
  82. return rv;
  83. }
  84. void spl_board_init(void)
  85. {
  86. spl_dram_init();
  87. preloader_console_init();
  88. arch_cpu_init(); /* to configure mpu for sdram rw permissions */
  89. }
  90. u32 spl_boot_device(void)
  91. {
  92. return BOOT_DEVICE_XIP;
  93. }
  94. #endif
  95. u32 get_board_rev(void)
  96. {
  97. return 0;
  98. }
  99. int board_late_init(void)
  100. {
  101. struct gpio_desc gpio = {};
  102. int node;
  103. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,led1");
  104. if (node < 0)
  105. return -1;
  106. gpio_request_by_name_nodev(offset_to_ofnode(node), "led-gpio", 0, &gpio,
  107. GPIOD_IS_OUT);
  108. if (dm_gpio_is_valid(&gpio)) {
  109. dm_gpio_set_value(&gpio, 0);
  110. mdelay(10);
  111. dm_gpio_set_value(&gpio, 1);
  112. }
  113. /* read button 1*/
  114. node = fdt_node_offset_by_compatible(gd->fdt_blob, 0, "st,button1");
  115. if (node < 0)
  116. return -1;
  117. gpio_request_by_name_nodev(offset_to_ofnode(node), "button-gpio", 0,
  118. &gpio, GPIOD_IS_IN);
  119. if (dm_gpio_is_valid(&gpio)) {
  120. if (dm_gpio_get_value(&gpio))
  121. puts("usr button is at HIGH LEVEL\n");
  122. else
  123. puts("usr button is at LOW LEVEL\n");
  124. }
  125. return 0;
  126. }
  127. int board_init(void)
  128. {
  129. gd->bd->bi_boot_params = gd->bd->bi_dram[0].start + 0x100;
  130. #ifdef CONFIG_ETH_DESIGNWARE
  131. /* Set >RMII mode */
  132. STM32_SYSCFG->pmc |= SYSCFG_PMC_MII_RMII_SEL;
  133. #endif
  134. #if defined(CONFIG_CMD_BMP)
  135. bmp_display((ulong)stmicroelectronics_uboot_logo_8bit_rle,
  136. BMP_ALIGN_CENTER, BMP_ALIGN_CENTER);
  137. #endif /* CONFIG_CMD_BMP */
  138. return 0;
  139. }