zynq_gpio.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Xilinx Zynq GPIO device driver
  4. *
  5. * Copyright (C) 2015 DAVE Embedded Systems <devel@dave.eu>
  6. *
  7. * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
  8. * Copyright (C) 2009 - 2014 Xilinx, Inc.
  9. */
  10. #include <common.h>
  11. #include <asm/gpio.h>
  12. #include <asm/io.h>
  13. #include <linux/errno.h>
  14. #include <dm.h>
  15. #include <fdtdec.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. /* Maximum banks */
  18. #define ZYNQ_GPIO_MAX_BANK 4
  19. #define ZYNQ_GPIO_BANK0_NGPIO 32
  20. #define ZYNQ_GPIO_BANK1_NGPIO 22
  21. #define ZYNQ_GPIO_BANK2_NGPIO 32
  22. #define ZYNQ_GPIO_BANK3_NGPIO 32
  23. #define ZYNQ_GPIO_NR_GPIOS (ZYNQ_GPIO_BANK0_NGPIO + \
  24. ZYNQ_GPIO_BANK1_NGPIO + \
  25. ZYNQ_GPIO_BANK2_NGPIO + \
  26. ZYNQ_GPIO_BANK3_NGPIO)
  27. #define ZYNQMP_GPIO_MAX_BANK 6
  28. #define ZYNQMP_GPIO_BANK0_NGPIO 26
  29. #define ZYNQMP_GPIO_BANK1_NGPIO 26
  30. #define ZYNQMP_GPIO_BANK2_NGPIO 26
  31. #define ZYNQMP_GPIO_BANK3_NGPIO 32
  32. #define ZYNQMP_GPIO_BANK4_NGPIO 32
  33. #define ZYNQMP_GPIO_BANK5_NGPIO 32
  34. #define ZYNQMP_GPIO_NR_GPIOS 174
  35. #define ZYNQ_GPIO_BANK0_PIN_MIN(str) 0
  36. #define ZYNQ_GPIO_BANK0_PIN_MAX(str) (ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
  37. ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
  38. #define ZYNQ_GPIO_BANK1_PIN_MIN(str) (ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
  39. #define ZYNQ_GPIO_BANK1_PIN_MAX(str) (ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
  40. ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
  41. #define ZYNQ_GPIO_BANK2_PIN_MIN(str) (ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
  42. #define ZYNQ_GPIO_BANK2_PIN_MAX(str) (ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
  43. ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
  44. #define ZYNQ_GPIO_BANK3_PIN_MIN(str) (ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
  45. #define ZYNQ_GPIO_BANK3_PIN_MAX(str) (ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
  46. ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
  47. #define ZYNQ_GPIO_BANK4_PIN_MIN(str) (ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
  48. #define ZYNQ_GPIO_BANK4_PIN_MAX(str) (ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
  49. ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
  50. #define ZYNQ_GPIO_BANK5_PIN_MIN(str) (ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
  51. #define ZYNQ_GPIO_BANK5_PIN_MAX(str) (ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
  52. ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
  53. /* Register offsets for the GPIO device */
  54. /* LSW Mask & Data -WO */
  55. #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
  56. /* MSW Mask & Data -WO */
  57. #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
  58. /* Data Register-RW */
  59. #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
  60. /* Direction mode reg-RW */
  61. #define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
  62. /* Output enable reg-RW */
  63. #define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
  64. /* Interrupt mask reg-RO */
  65. #define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
  66. /* Interrupt enable reg-WO */
  67. #define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
  68. /* Interrupt disable reg-WO */
  69. #define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
  70. /* Interrupt status reg-RO */
  71. #define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
  72. /* Interrupt type reg-RW */
  73. #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
  74. /* Interrupt polarity reg-RW */
  75. #define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
  76. /* Interrupt on any, reg-RW */
  77. #define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
  78. /* Disable all interrupts mask */
  79. #define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
  80. /* Mid pin number of a bank */
  81. #define ZYNQ_GPIO_MID_PIN_NUM 16
  82. /* GPIO upper 16 bit mask */
  83. #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
  84. struct zynq_gpio_privdata {
  85. phys_addr_t base;
  86. const struct zynq_platform_data *p_data;
  87. };
  88. /**
  89. * struct zynq_platform_data - zynq gpio platform data structure
  90. * @label: string to store in gpio->label
  91. * @ngpio: max number of gpio pins
  92. * @max_bank: maximum number of gpio banks
  93. * @bank_min: this array represents bank's min pin
  94. * @bank_max: this array represents bank's max pin
  95. */
  96. struct zynq_platform_data {
  97. const char *label;
  98. u16 ngpio;
  99. u32 max_bank;
  100. u32 bank_min[ZYNQMP_GPIO_MAX_BANK];
  101. u32 bank_max[ZYNQMP_GPIO_MAX_BANK];
  102. };
  103. static const struct zynq_platform_data zynqmp_gpio_def = {
  104. .label = "zynqmp_gpio",
  105. .ngpio = ZYNQMP_GPIO_NR_GPIOS,
  106. .max_bank = ZYNQMP_GPIO_MAX_BANK,
  107. .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
  108. .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
  109. .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
  110. .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
  111. .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
  112. .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
  113. .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
  114. .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
  115. .bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
  116. .bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
  117. .bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
  118. .bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
  119. };
  120. static const struct zynq_platform_data zynq_gpio_def = {
  121. .label = "zynq_gpio",
  122. .ngpio = ZYNQ_GPIO_NR_GPIOS,
  123. .max_bank = ZYNQ_GPIO_MAX_BANK,
  124. .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
  125. .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
  126. .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
  127. .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
  128. .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
  129. .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
  130. .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
  131. .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
  132. };
  133. /**
  134. * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
  135. * for a given pin in the GPIO device
  136. * @pin_num: gpio pin number within the device
  137. * @bank_num: an output parameter used to return the bank number of the gpio
  138. * pin
  139. * @bank_pin_num: an output parameter used to return pin number within a bank
  140. * for the given gpio pin
  141. *
  142. * Returns the bank number and pin offset within the bank.
  143. */
  144. static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
  145. unsigned int *bank_num,
  146. unsigned int *bank_pin_num,
  147. struct udevice *dev)
  148. {
  149. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  150. u32 bank;
  151. for (bank = 0; bank < priv->p_data->max_bank; bank++) {
  152. if ((pin_num >= priv->p_data->bank_min[bank]) &&
  153. (pin_num <= priv->p_data->bank_max[bank])) {
  154. *bank_num = bank;
  155. *bank_pin_num = pin_num -
  156. priv->p_data->bank_min[bank];
  157. return;
  158. }
  159. }
  160. if (bank >= priv->p_data->max_bank) {
  161. printf("Inavlid bank and pin num\n");
  162. *bank_num = 0;
  163. *bank_pin_num = 0;
  164. }
  165. }
  166. static int gpio_is_valid(unsigned gpio, struct udevice *dev)
  167. {
  168. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  169. return gpio < priv->p_data->ngpio;
  170. }
  171. static int check_gpio(unsigned gpio, struct udevice *dev)
  172. {
  173. if (!gpio_is_valid(gpio, dev)) {
  174. printf("ERROR : check_gpio: invalid GPIO %d\n", gpio);
  175. return -1;
  176. }
  177. return 0;
  178. }
  179. static int zynq_gpio_get_value(struct udevice *dev, unsigned gpio)
  180. {
  181. u32 data;
  182. unsigned int bank_num, bank_pin_num;
  183. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  184. if (check_gpio(gpio, dev) < 0)
  185. return -1;
  186. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  187. data = readl(priv->base +
  188. ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
  189. return (data >> bank_pin_num) & 1;
  190. }
  191. static int zynq_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
  192. {
  193. unsigned int reg_offset, bank_num, bank_pin_num;
  194. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  195. if (check_gpio(gpio, dev) < 0)
  196. return -1;
  197. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  198. if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
  199. /* only 16 data bits in bit maskable reg */
  200. bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
  201. reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
  202. } else {
  203. reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
  204. }
  205. /*
  206. * get the 32 bit value to be written to the mask/data register where
  207. * the upper 16 bits is the mask and lower 16 bits is the data
  208. */
  209. value = !!value;
  210. value = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
  211. ((value << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
  212. writel(value, priv->base + reg_offset);
  213. return 0;
  214. }
  215. static int zynq_gpio_direction_input(struct udevice *dev, unsigned gpio)
  216. {
  217. u32 reg;
  218. unsigned int bank_num, bank_pin_num;
  219. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  220. if (check_gpio(gpio, dev) < 0)
  221. return -1;
  222. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  223. /* bank 0 pins 7 and 8 are special and cannot be used as inputs */
  224. if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
  225. return -1;
  226. /* clear the bit in direction mode reg to set the pin as input */
  227. reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  228. reg &= ~BIT(bank_pin_num);
  229. writel(reg, priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  230. return 0;
  231. }
  232. static int zynq_gpio_direction_output(struct udevice *dev, unsigned gpio,
  233. int value)
  234. {
  235. u32 reg;
  236. unsigned int bank_num, bank_pin_num;
  237. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  238. if (check_gpio(gpio, dev) < 0)
  239. return -1;
  240. zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
  241. /* set the GPIO pin as output */
  242. reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  243. reg |= BIT(bank_pin_num);
  244. writel(reg, priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  245. /* configure the output enable reg for the pin */
  246. reg = readl(priv->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
  247. reg |= BIT(bank_pin_num);
  248. writel(reg, priv->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
  249. /* set the state of the pin */
  250. gpio_set_value(gpio, value);
  251. return 0;
  252. }
  253. static int zynq_gpio_get_function(struct udevice *dev, unsigned offset)
  254. {
  255. u32 reg;
  256. unsigned int bank_num, bank_pin_num;
  257. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  258. if (check_gpio(offset, dev) < 0)
  259. return -1;
  260. zynq_gpio_get_bank_pin(offset, &bank_num, &bank_pin_num, dev);
  261. /* set the GPIO pin as output */
  262. reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
  263. reg &= BIT(bank_pin_num);
  264. if (reg)
  265. return GPIOF_OUTPUT;
  266. else
  267. return GPIOF_INPUT;
  268. }
  269. static const struct dm_gpio_ops gpio_zynq_ops = {
  270. .direction_input = zynq_gpio_direction_input,
  271. .direction_output = zynq_gpio_direction_output,
  272. .get_value = zynq_gpio_get_value,
  273. .set_value = zynq_gpio_set_value,
  274. .get_function = zynq_gpio_get_function,
  275. };
  276. static const struct udevice_id zynq_gpio_ids[] = {
  277. { .compatible = "xlnx,zynq-gpio-1.0",
  278. .data = (ulong)&zynq_gpio_def},
  279. { .compatible = "xlnx,zynqmp-gpio-1.0",
  280. .data = (ulong)&zynqmp_gpio_def},
  281. { }
  282. };
  283. static void zynq_gpio_getplat_data(struct udevice *dev)
  284. {
  285. const struct udevice_id *of_match = zynq_gpio_ids;
  286. int ret;
  287. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  288. while (of_match->compatible) {
  289. ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
  290. of_match->compatible);
  291. if (ret >= 0) {
  292. priv->p_data =
  293. (struct zynq_platform_data *)of_match->data;
  294. break;
  295. } else {
  296. of_match++;
  297. continue;
  298. }
  299. }
  300. if (!priv->p_data)
  301. printf("No Platform data found\n");
  302. }
  303. static int zynq_gpio_probe(struct udevice *dev)
  304. {
  305. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  306. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  307. zynq_gpio_getplat_data(dev);
  308. if (priv->p_data)
  309. uc_priv->gpio_count = priv->p_data->ngpio;
  310. return 0;
  311. }
  312. static int zynq_gpio_ofdata_to_platdata(struct udevice *dev)
  313. {
  314. struct zynq_gpio_privdata *priv = dev_get_priv(dev);
  315. priv->base = devfdt_get_addr(dev);
  316. return 0;
  317. }
  318. U_BOOT_DRIVER(gpio_zynq) = {
  319. .name = "gpio_zynq",
  320. .id = UCLASS_GPIO,
  321. .ops = &gpio_zynq_ops,
  322. .of_match = zynq_gpio_ids,
  323. .ofdata_to_platdata = zynq_gpio_ofdata_to_platdata,
  324. .probe = zynq_gpio_probe,
  325. .priv_auto_alloc_size = sizeof(struct zynq_gpio_privdata),
  326. };