rk_i2c.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2015 Google, Inc
  4. *
  5. * (C) Copyright 2008-2014 Rockchip Electronics
  6. * Peter, Software Engineering, <superpeter.cai@gmail.com>.
  7. */
  8. #include <common.h>
  9. #include <clk.h>
  10. #include <dm.h>
  11. #include <errno.h>
  12. #include <i2c.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/clock.h>
  15. #include <asm/arch/i2c.h>
  16. #include <asm/arch/periph.h>
  17. #include <dm/pinctrl.h>
  18. #include <linux/sizes.h>
  19. /* i2c timerout */
  20. #define I2C_TIMEOUT_MS 100
  21. #define I2C_RETRY_COUNT 3
  22. /* rk i2c fifo max transfer bytes */
  23. #define RK_I2C_FIFO_SIZE 32
  24. struct rk_i2c {
  25. struct clk clk;
  26. struct i2c_regs *regs;
  27. unsigned int speed;
  28. };
  29. static inline void rk_i2c_get_div(int div, int *divh, int *divl)
  30. {
  31. *divl = div / 2;
  32. if (div % 2 == 0)
  33. *divh = div / 2;
  34. else
  35. *divh = DIV_ROUND_UP(div, 2);
  36. }
  37. /*
  38. * SCL Divisor = 8 * (CLKDIVL+1 + CLKDIVH+1)
  39. * SCL = PCLK / SCLK Divisor
  40. * i2c_rate = PCLK
  41. */
  42. static void rk_i2c_set_clk(struct rk_i2c *i2c, uint32_t scl_rate)
  43. {
  44. uint32_t i2c_rate;
  45. int div, divl, divh;
  46. /* First get i2c rate from pclk */
  47. i2c_rate = clk_get_rate(&i2c->clk);
  48. div = DIV_ROUND_UP(i2c_rate, scl_rate * 8) - 2;
  49. divh = 0;
  50. divl = 0;
  51. if (div >= 0)
  52. rk_i2c_get_div(div, &divh, &divl);
  53. writel(I2C_CLKDIV_VAL(divl, divh), &i2c->regs->clkdiv);
  54. debug("rk_i2c_set_clk: i2c rate = %d, scl rate = %d\n", i2c_rate,
  55. scl_rate);
  56. debug("set i2c clk div = %d, divh = %d, divl = %d\n", div, divh, divl);
  57. debug("set clk(I2C_CLKDIV: 0x%08x)\n", readl(&i2c->regs->clkdiv));
  58. }
  59. static void rk_i2c_show_regs(struct i2c_regs *regs)
  60. {
  61. #ifdef DEBUG
  62. uint i;
  63. debug("i2c_con: 0x%08x\n", readl(&regs->con));
  64. debug("i2c_clkdiv: 0x%08x\n", readl(&regs->clkdiv));
  65. debug("i2c_mrxaddr: 0x%08x\n", readl(&regs->mrxaddr));
  66. debug("i2c_mrxraddR: 0x%08x\n", readl(&regs->mrxraddr));
  67. debug("i2c_mtxcnt: 0x%08x\n", readl(&regs->mtxcnt));
  68. debug("i2c_mrxcnt: 0x%08x\n", readl(&regs->mrxcnt));
  69. debug("i2c_ien: 0x%08x\n", readl(&regs->ien));
  70. debug("i2c_ipd: 0x%08x\n", readl(&regs->ipd));
  71. debug("i2c_fcnt: 0x%08x\n", readl(&regs->fcnt));
  72. for (i = 0; i < 8; i++)
  73. debug("i2c_txdata%d: 0x%08x\n", i, readl(&regs->txdata[i]));
  74. for (i = 0; i < 8; i++)
  75. debug("i2c_rxdata%d: 0x%08x\n", i, readl(&regs->rxdata[i]));
  76. #endif
  77. }
  78. static int rk_i2c_send_start_bit(struct rk_i2c *i2c)
  79. {
  80. struct i2c_regs *regs = i2c->regs;
  81. ulong start;
  82. debug("I2c Send Start bit.\n");
  83. writel(I2C_IPD_ALL_CLEAN, &regs->ipd);
  84. writel(I2C_CON_EN | I2C_CON_START, &regs->con);
  85. writel(I2C_STARTIEN, &regs->ien);
  86. start = get_timer(0);
  87. while (1) {
  88. if (readl(&regs->ipd) & I2C_STARTIPD) {
  89. writel(I2C_STARTIPD, &regs->ipd);
  90. break;
  91. }
  92. if (get_timer(start) > I2C_TIMEOUT_MS) {
  93. debug("I2C Send Start Bit Timeout\n");
  94. rk_i2c_show_regs(regs);
  95. return -ETIMEDOUT;
  96. }
  97. udelay(1);
  98. }
  99. return 0;
  100. }
  101. static int rk_i2c_send_stop_bit(struct rk_i2c *i2c)
  102. {
  103. struct i2c_regs *regs = i2c->regs;
  104. ulong start;
  105. debug("I2c Send Stop bit.\n");
  106. writel(I2C_IPD_ALL_CLEAN, &regs->ipd);
  107. writel(I2C_CON_EN | I2C_CON_STOP, &regs->con);
  108. writel(I2C_CON_STOP, &regs->ien);
  109. start = get_timer(0);
  110. while (1) {
  111. if (readl(&regs->ipd) & I2C_STOPIPD) {
  112. writel(I2C_STOPIPD, &regs->ipd);
  113. break;
  114. }
  115. if (get_timer(start) > I2C_TIMEOUT_MS) {
  116. debug("I2C Send Start Bit Timeout\n");
  117. rk_i2c_show_regs(regs);
  118. return -ETIMEDOUT;
  119. }
  120. udelay(1);
  121. }
  122. return 0;
  123. }
  124. static inline void rk_i2c_disable(struct rk_i2c *i2c)
  125. {
  126. writel(0, &i2c->regs->con);
  127. }
  128. static int rk_i2c_read(struct rk_i2c *i2c, uchar chip, uint reg, uint r_len,
  129. uchar *buf, uint b_len)
  130. {
  131. struct i2c_regs *regs = i2c->regs;
  132. uchar *pbuf = buf;
  133. uint bytes_remain_len = b_len;
  134. uint bytes_xferred = 0;
  135. uint words_xferred = 0;
  136. ulong start;
  137. uint con = 0;
  138. uint rxdata;
  139. uint i, j;
  140. int err;
  141. bool snd_chunk = false;
  142. debug("rk_i2c_read: chip = %d, reg = %d, r_len = %d, b_len = %d\n",
  143. chip, reg, r_len, b_len);
  144. err = rk_i2c_send_start_bit(i2c);
  145. if (err)
  146. return err;
  147. writel(I2C_MRXADDR_SET(1, chip << 1 | 1), &regs->mrxaddr);
  148. if (r_len == 0) {
  149. writel(0, &regs->mrxraddr);
  150. } else if (r_len < 4) {
  151. writel(I2C_MRXRADDR_SET(r_len, reg), &regs->mrxraddr);
  152. } else {
  153. debug("I2C Read: addr len %d not supported\n", r_len);
  154. return -EIO;
  155. }
  156. while (bytes_remain_len) {
  157. if (bytes_remain_len > RK_I2C_FIFO_SIZE) {
  158. con = I2C_CON_EN;
  159. bytes_xferred = 32;
  160. } else {
  161. /*
  162. * The hw can read up to 32 bytes at a time. If we need
  163. * more than one chunk, send an ACK after the last byte.
  164. */
  165. con = I2C_CON_EN | I2C_CON_LASTACK;
  166. bytes_xferred = bytes_remain_len;
  167. }
  168. words_xferred = DIV_ROUND_UP(bytes_xferred, 4);
  169. /*
  170. * make sure we are in plain RX mode if we read a second chunk
  171. */
  172. if (snd_chunk)
  173. con |= I2C_CON_MOD(I2C_MODE_RX);
  174. else
  175. con |= I2C_CON_MOD(I2C_MODE_TRX);
  176. writel(con, &regs->con);
  177. writel(bytes_xferred, &regs->mrxcnt);
  178. writel(I2C_MBRFIEN | I2C_NAKRCVIEN, &regs->ien);
  179. start = get_timer(0);
  180. while (1) {
  181. if (readl(&regs->ipd) & I2C_NAKRCVIPD) {
  182. writel(I2C_NAKRCVIPD, &regs->ipd);
  183. err = -EREMOTEIO;
  184. }
  185. if (readl(&regs->ipd) & I2C_MBRFIPD) {
  186. writel(I2C_MBRFIPD, &regs->ipd);
  187. break;
  188. }
  189. if (get_timer(start) > I2C_TIMEOUT_MS) {
  190. debug("I2C Read Data Timeout\n");
  191. err = -ETIMEDOUT;
  192. rk_i2c_show_regs(regs);
  193. goto i2c_exit;
  194. }
  195. udelay(1);
  196. }
  197. for (i = 0; i < words_xferred; i++) {
  198. rxdata = readl(&regs->rxdata[i]);
  199. debug("I2c Read RXDATA[%d] = 0x%x\n", i, rxdata);
  200. for (j = 0; j < 4; j++) {
  201. if ((i * 4 + j) == bytes_xferred)
  202. break;
  203. *pbuf++ = (rxdata >> (j * 8)) & 0xff;
  204. }
  205. }
  206. bytes_remain_len -= bytes_xferred;
  207. snd_chunk = true;
  208. debug("I2C Read bytes_remain_len %d\n", bytes_remain_len);
  209. }
  210. i2c_exit:
  211. rk_i2c_send_stop_bit(i2c);
  212. rk_i2c_disable(i2c);
  213. return err;
  214. }
  215. static int rk_i2c_write(struct rk_i2c *i2c, uchar chip, uint reg, uint r_len,
  216. uchar *buf, uint b_len)
  217. {
  218. struct i2c_regs *regs = i2c->regs;
  219. int err;
  220. uchar *pbuf = buf;
  221. uint bytes_remain_len = b_len + r_len + 1;
  222. uint bytes_xferred = 0;
  223. uint words_xferred = 0;
  224. ulong start;
  225. uint txdata;
  226. uint i, j;
  227. debug("rk_i2c_write: chip = %d, reg = %d, r_len = %d, b_len = %d\n",
  228. chip, reg, r_len, b_len);
  229. err = rk_i2c_send_start_bit(i2c);
  230. if (err)
  231. return err;
  232. while (bytes_remain_len) {
  233. if (bytes_remain_len > RK_I2C_FIFO_SIZE)
  234. bytes_xferred = RK_I2C_FIFO_SIZE;
  235. else
  236. bytes_xferred = bytes_remain_len;
  237. words_xferred = DIV_ROUND_UP(bytes_xferred, 4);
  238. for (i = 0; i < words_xferred; i++) {
  239. txdata = 0;
  240. for (j = 0; j < 4; j++) {
  241. if ((i * 4 + j) == bytes_xferred)
  242. break;
  243. if (i == 0 && j == 0 && pbuf == buf) {
  244. txdata |= (chip << 1);
  245. } else if (i == 0 && j <= r_len && pbuf == buf) {
  246. txdata |= (reg &
  247. (0xff << ((j - 1) * 8))) << 8;
  248. } else {
  249. txdata |= (*pbuf++)<<(j * 8);
  250. }
  251. }
  252. writel(txdata, &regs->txdata[i]);
  253. debug("I2c Write TXDATA[%d] = 0x%08x\n", i, txdata);
  254. }
  255. writel(I2C_CON_EN | I2C_CON_MOD(I2C_MODE_TX), &regs->con);
  256. writel(bytes_xferred, &regs->mtxcnt);
  257. writel(I2C_MBTFIEN | I2C_NAKRCVIEN, &regs->ien);
  258. start = get_timer(0);
  259. while (1) {
  260. if (readl(&regs->ipd) & I2C_NAKRCVIPD) {
  261. writel(I2C_NAKRCVIPD, &regs->ipd);
  262. err = -EREMOTEIO;
  263. }
  264. if (readl(&regs->ipd) & I2C_MBTFIPD) {
  265. writel(I2C_MBTFIPD, &regs->ipd);
  266. break;
  267. }
  268. if (get_timer(start) > I2C_TIMEOUT_MS) {
  269. debug("I2C Write Data Timeout\n");
  270. err = -ETIMEDOUT;
  271. rk_i2c_show_regs(regs);
  272. goto i2c_exit;
  273. }
  274. udelay(1);
  275. }
  276. bytes_remain_len -= bytes_xferred;
  277. debug("I2C Write bytes_remain_len %d\n", bytes_remain_len);
  278. }
  279. i2c_exit:
  280. rk_i2c_send_stop_bit(i2c);
  281. rk_i2c_disable(i2c);
  282. return err;
  283. }
  284. static int rockchip_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
  285. int nmsgs)
  286. {
  287. struct rk_i2c *i2c = dev_get_priv(bus);
  288. int ret;
  289. debug("i2c_xfer: %d messages\n", nmsgs);
  290. for (; nmsgs > 0; nmsgs--, msg++) {
  291. debug("i2c_xfer: chip=0x%x, len=0x%x\n", msg->addr, msg->len);
  292. if (msg->flags & I2C_M_RD) {
  293. ret = rk_i2c_read(i2c, msg->addr, 0, 0, msg->buf,
  294. msg->len);
  295. } else {
  296. ret = rk_i2c_write(i2c, msg->addr, 0, 0, msg->buf,
  297. msg->len);
  298. }
  299. if (ret) {
  300. debug("i2c_write: error sending\n");
  301. return -EREMOTEIO;
  302. }
  303. }
  304. return 0;
  305. }
  306. int rockchip_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
  307. {
  308. struct rk_i2c *i2c = dev_get_priv(bus);
  309. rk_i2c_set_clk(i2c, speed);
  310. return 0;
  311. }
  312. static int rockchip_i2c_ofdata_to_platdata(struct udevice *bus)
  313. {
  314. struct rk_i2c *priv = dev_get_priv(bus);
  315. int ret;
  316. ret = clk_get_by_index(bus, 0, &priv->clk);
  317. if (ret < 0) {
  318. debug("%s: Could not get clock for %s: %d\n", __func__,
  319. bus->name, ret);
  320. return ret;
  321. }
  322. return 0;
  323. }
  324. static int rockchip_i2c_probe(struct udevice *bus)
  325. {
  326. struct rk_i2c *priv = dev_get_priv(bus);
  327. priv->regs = dev_read_addr_ptr(bus);
  328. return 0;
  329. }
  330. static const struct dm_i2c_ops rockchip_i2c_ops = {
  331. .xfer = rockchip_i2c_xfer,
  332. .set_bus_speed = rockchip_i2c_set_bus_speed,
  333. };
  334. static const struct udevice_id rockchip_i2c_ids[] = {
  335. { .compatible = "rockchip,rk3066-i2c" },
  336. { .compatible = "rockchip,rk3188-i2c" },
  337. { .compatible = "rockchip,rk3288-i2c" },
  338. { .compatible = "rockchip,rk3328-i2c" },
  339. { .compatible = "rockchip,rk3399-i2c" },
  340. { }
  341. };
  342. U_BOOT_DRIVER(i2c_rockchip) = {
  343. .name = "i2c_rockchip",
  344. .id = UCLASS_I2C,
  345. .of_match = rockchip_i2c_ids,
  346. .ofdata_to_platdata = rockchip_i2c_ofdata_to_platdata,
  347. .probe = rockchip_i2c_probe,
  348. .priv_auto_alloc_size = sizeof(struct rk_i2c),
  349. .ops = &rockchip_i2c_ops,
  350. };