fsl_iim.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2009-2013 ADVANSEE
  4. * Benoît Thébaudeau <benoit.thebaudeau@advansee.com>
  5. *
  6. * Based on the mpc512x iim code:
  7. * Copyright 2008 Silicon Turnkey Express, Inc.
  8. * Martha Marx <mmarx@silicontkx.com>
  9. */
  10. #include <common.h>
  11. #include <fuse.h>
  12. #include <linux/errno.h>
  13. #include <asm/io.h>
  14. #include <asm/arch/imx-regs.h>
  15. #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
  16. #include <asm/arch/clock.h>
  17. #endif
  18. /* FSL IIM-specific constants */
  19. #define STAT_BUSY 0x80
  20. #define STAT_PRGD 0x02
  21. #define STAT_SNSD 0x01
  22. #define STATM_PRGD_M 0x02
  23. #define STATM_SNSD_M 0x01
  24. #define ERR_PRGE 0x80
  25. #define ERR_WPE 0x40
  26. #define ERR_OPE 0x20
  27. #define ERR_RPE 0x10
  28. #define ERR_WLRE 0x08
  29. #define ERR_SNSE 0x04
  30. #define ERR_PARITYE 0x02
  31. #define EMASK_PRGE_M 0x80
  32. #define EMASK_WPE_M 0x40
  33. #define EMASK_OPE_M 0x20
  34. #define EMASK_RPE_M 0x10
  35. #define EMASK_WLRE_M 0x08
  36. #define EMASK_SNSE_M 0x04
  37. #define EMASK_PARITYE_M 0x02
  38. #define FCTL_DPC 0x80
  39. #define FCTL_PRG_LENGTH_MASK 0x70
  40. #define FCTL_ESNS_N 0x08
  41. #define FCTL_ESNS_0 0x04
  42. #define FCTL_ESNS_1 0x02
  43. #define FCTL_PRG 0x01
  44. #define UA_A_BANK_MASK 0x38
  45. #define UA_A_ROWH_MASK 0x07
  46. #define LA_A_ROWL_MASK 0xf8
  47. #define LA_A_BIT_MASK 0x07
  48. #define PREV_PROD_REV_MASK 0xf8
  49. #define PREV_PROD_VT_MASK 0x07
  50. /* Select the correct accessors depending on endianness */
  51. #if __BYTE_ORDER == __LITTLE_ENDIAN
  52. #define iim_read32 in_le32
  53. #define iim_write32 out_le32
  54. #define iim_clrsetbits32 clrsetbits_le32
  55. #define iim_clrbits32 clrbits_le32
  56. #define iim_setbits32 setbits_le32
  57. #elif __BYTE_ORDER == __BIG_ENDIAN
  58. #define iim_read32 in_be32
  59. #define iim_write32 out_be32
  60. #define iim_clrsetbits32 clrsetbits_be32
  61. #define iim_clrbits32 clrbits_be32
  62. #define iim_setbits32 setbits_be32
  63. #else
  64. #error Endianess is not defined: please fix to continue
  65. #endif
  66. /* IIM control registers */
  67. struct fsl_iim {
  68. u32 stat;
  69. u32 statm;
  70. u32 err;
  71. u32 emask;
  72. u32 fctl;
  73. u32 ua;
  74. u32 la;
  75. u32 sdat;
  76. u32 prev;
  77. u32 srev;
  78. u32 prg_p;
  79. u32 scs[0x1f5];
  80. struct {
  81. u32 word[0x100];
  82. } bank[8];
  83. };
  84. #if !defined(CONFIG_MX51) && !defined(CONFIG_MX53)
  85. #define enable_efuse_prog_supply(enable)
  86. #endif
  87. static int prepare_access(struct fsl_iim **regs, u32 bank, u32 word, int assert,
  88. const char *caller)
  89. {
  90. *regs = (struct fsl_iim *)IIM_BASE_ADDR;
  91. if (bank >= ARRAY_SIZE((*regs)->bank) ||
  92. word >= ARRAY_SIZE((*regs)->bank[0].word) ||
  93. !assert) {
  94. printf("fsl_iim %s(): Invalid argument\n", caller);
  95. return -EINVAL;
  96. }
  97. return 0;
  98. }
  99. static void clear_status(struct fsl_iim *regs)
  100. {
  101. iim_setbits32(&regs->stat, 0);
  102. iim_setbits32(&regs->err, 0);
  103. }
  104. static void finish_access(struct fsl_iim *regs, u32 *stat, u32 *err)
  105. {
  106. *stat = iim_read32(&regs->stat);
  107. *err = iim_read32(&regs->err);
  108. clear_status(regs);
  109. }
  110. static int prepare_read(struct fsl_iim **regs, u32 bank, u32 word, u32 *val,
  111. const char *caller)
  112. {
  113. int ret;
  114. ret = prepare_access(regs, bank, word, val != NULL, caller);
  115. if (ret)
  116. return ret;
  117. clear_status(*regs);
  118. return 0;
  119. }
  120. int fuse_read(u32 bank, u32 word, u32 *val)
  121. {
  122. struct fsl_iim *regs;
  123. u32 stat, err;
  124. int ret;
  125. ret = prepare_read(&regs, bank, word, val, __func__);
  126. if (ret)
  127. return ret;
  128. *val = iim_read32(&regs->bank[bank].word[word]);
  129. finish_access(regs, &stat, &err);
  130. if (err & ERR_RPE) {
  131. puts("fsl_iim fuse_read(): Read protect error\n");
  132. return -EIO;
  133. }
  134. return 0;
  135. }
  136. static void direct_access(struct fsl_iim *regs, u32 bank, u32 word, u32 bit,
  137. u32 fctl, u32 *stat, u32 *err)
  138. {
  139. iim_write32(&regs->ua, bank << 3 | word >> 5);
  140. iim_write32(&regs->la, (word << 3 | bit) & 0xff);
  141. if (fctl == FCTL_PRG)
  142. iim_write32(&regs->prg_p, 0xaa);
  143. iim_setbits32(&regs->fctl, fctl);
  144. while (iim_read32(&regs->stat) & STAT_BUSY)
  145. udelay(20);
  146. finish_access(regs, stat, err);
  147. }
  148. int fuse_sense(u32 bank, u32 word, u32 *val)
  149. {
  150. struct fsl_iim *regs;
  151. u32 stat, err;
  152. int ret;
  153. ret = prepare_read(&regs, bank, word, val, __func__);
  154. if (ret)
  155. return ret;
  156. direct_access(regs, bank, word, 0, FCTL_ESNS_N, &stat, &err);
  157. if (err & ERR_SNSE) {
  158. puts("fsl_iim fuse_sense(): Explicit sense cycle error\n");
  159. return -EIO;
  160. }
  161. if (!(stat & STAT_SNSD)) {
  162. puts("fsl_iim fuse_sense(): Explicit sense cycle did not complete\n");
  163. return -EIO;
  164. }
  165. *val = iim_read32(&regs->sdat);
  166. return 0;
  167. }
  168. static int prog_bit(struct fsl_iim *regs, u32 bank, u32 word, u32 bit)
  169. {
  170. u32 stat, err;
  171. clear_status(regs);
  172. direct_access(regs, bank, word, bit, FCTL_PRG, &stat, &err);
  173. iim_write32(&regs->prg_p, 0x00);
  174. if (err & ERR_PRGE) {
  175. puts("fsl_iim fuse_prog(): Program error\n");
  176. return -EIO;
  177. }
  178. if (err & ERR_WPE) {
  179. puts("fsl_iim fuse_prog(): Write protect error\n");
  180. return -EIO;
  181. }
  182. if (!(stat & STAT_PRGD)) {
  183. puts("fsl_iim fuse_prog(): Program did not complete\n");
  184. return -EIO;
  185. }
  186. return 0;
  187. }
  188. static int prepare_write(struct fsl_iim **regs, u32 bank, u32 word, u32 val,
  189. const char *caller)
  190. {
  191. return prepare_access(regs, bank, word, !(val & ~0xff), caller);
  192. }
  193. int fuse_prog(u32 bank, u32 word, u32 val)
  194. {
  195. struct fsl_iim *regs;
  196. u32 bit;
  197. int ret;
  198. ret = prepare_write(&regs, bank, word, val, __func__);
  199. if (ret)
  200. return ret;
  201. enable_efuse_prog_supply(1);
  202. for (bit = 0; val; bit++, val >>= 1)
  203. if (val & 0x01) {
  204. ret = prog_bit(regs, bank, word, bit);
  205. if (ret) {
  206. enable_efuse_prog_supply(0);
  207. return ret;
  208. }
  209. }
  210. enable_efuse_prog_supply(0);
  211. return 0;
  212. }
  213. int fuse_override(u32 bank, u32 word, u32 val)
  214. {
  215. struct fsl_iim *regs;
  216. u32 stat, err;
  217. int ret;
  218. ret = prepare_write(&regs, bank, word, val, __func__);
  219. if (ret)
  220. return ret;
  221. clear_status(regs);
  222. iim_write32(&regs->bank[bank].word[word], val);
  223. finish_access(regs, &stat, &err);
  224. if (err & ERR_OPE) {
  225. puts("fsl_iim fuse_override(): Override protect error\n");
  226. return -EIO;
  227. }
  228. return 0;
  229. }