dwc2_udc_otg.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * drivers/usb/gadget/dwc2_udc_otg.c
  4. * Designware DWC2 on-chip full/high speed USB OTG 2.0 device controllers
  5. *
  6. * Copyright (C) 2008 for Samsung Electronics
  7. *
  8. * BSP Support for Samsung's UDC driver
  9. * available at:
  10. * git://git.kernel.org/pub/scm/linux/kernel/git/kki_ap/linux-2.6-samsung.git
  11. *
  12. * State machine bugfixes:
  13. * Marek Szyprowski <m.szyprowski@samsung.com>
  14. *
  15. * Ported to u-boot:
  16. * Marek Szyprowski <m.szyprowski@samsung.com>
  17. * Lukasz Majewski <l.majewski@samsumg.com>
  18. */
  19. #undef DEBUG
  20. #include <common.h>
  21. #include <linux/errno.h>
  22. #include <linux/list.h>
  23. #include <malloc.h>
  24. #include <linux/usb/ch9.h>
  25. #include <linux/usb/gadget.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/unaligned.h>
  28. #include <asm/io.h>
  29. #include <asm/mach-types.h>
  30. #include "dwc2_udc_otg_regs.h"
  31. #include "dwc2_udc_otg_priv.h"
  32. #include <usb/lin_gadget_compat.h>
  33. /***********************************************************/
  34. #define OTG_DMA_MODE 1
  35. #define DEBUG_SETUP 0
  36. #define DEBUG_EP0 0
  37. #define DEBUG_ISR 0
  38. #define DEBUG_OUT_EP 0
  39. #define DEBUG_IN_EP 0
  40. #include <usb/dwc2_udc.h>
  41. #define EP0_CON 0
  42. #define EP_MASK 0xF
  43. static char *state_names[] = {
  44. "WAIT_FOR_SETUP",
  45. "DATA_STATE_XMIT",
  46. "DATA_STATE_NEED_ZLP",
  47. "WAIT_FOR_OUT_STATUS",
  48. "DATA_STATE_RECV",
  49. "WAIT_FOR_COMPLETE",
  50. "WAIT_FOR_OUT_COMPLETE",
  51. "WAIT_FOR_IN_COMPLETE",
  52. "WAIT_FOR_NULL_COMPLETE",
  53. };
  54. #define DRIVER_VERSION "15 March 2009"
  55. struct dwc2_udc *the_controller;
  56. static const char driver_name[] = "dwc2-udc";
  57. static const char ep0name[] = "ep0-control";
  58. /* Max packet size*/
  59. static unsigned int ep0_fifo_size = 64;
  60. static unsigned int ep_fifo_size = 512;
  61. static unsigned int ep_fifo_size2 = 1024;
  62. static int reset_available = 1;
  63. static struct usb_ctrlrequest *usb_ctrl;
  64. static dma_addr_t usb_ctrl_dma_addr;
  65. /*
  66. Local declarations.
  67. */
  68. static int dwc2_ep_enable(struct usb_ep *ep,
  69. const struct usb_endpoint_descriptor *);
  70. static int dwc2_ep_disable(struct usb_ep *ep);
  71. static struct usb_request *dwc2_alloc_request(struct usb_ep *ep,
  72. gfp_t gfp_flags);
  73. static void dwc2_free_request(struct usb_ep *ep, struct usb_request *);
  74. static int dwc2_queue(struct usb_ep *ep, struct usb_request *, gfp_t gfp_flags);
  75. static int dwc2_dequeue(struct usb_ep *ep, struct usb_request *);
  76. static int dwc2_fifo_status(struct usb_ep *ep);
  77. static void dwc2_fifo_flush(struct usb_ep *ep);
  78. static void dwc2_ep0_read(struct dwc2_udc *dev);
  79. static void dwc2_ep0_kick(struct dwc2_udc *dev, struct dwc2_ep *ep);
  80. static void dwc2_handle_ep0(struct dwc2_udc *dev);
  81. static int dwc2_ep0_write(struct dwc2_udc *dev);
  82. static int write_fifo_ep0(struct dwc2_ep *ep, struct dwc2_request *req);
  83. static void done(struct dwc2_ep *ep, struct dwc2_request *req, int status);
  84. static void stop_activity(struct dwc2_udc *dev,
  85. struct usb_gadget_driver *driver);
  86. static int udc_enable(struct dwc2_udc *dev);
  87. static void udc_set_address(struct dwc2_udc *dev, unsigned char address);
  88. static void reconfig_usbd(struct dwc2_udc *dev);
  89. static void set_max_pktsize(struct dwc2_udc *dev, enum usb_device_speed speed);
  90. static void nuke(struct dwc2_ep *ep, int status);
  91. static int dwc2_udc_set_halt(struct usb_ep *_ep, int value);
  92. static void dwc2_udc_set_nak(struct dwc2_ep *ep);
  93. void set_udc_gadget_private_data(void *p)
  94. {
  95. debug_cond(DEBUG_SETUP != 0,
  96. "%s: the_controller: 0x%p, p: 0x%p\n", __func__,
  97. the_controller, p);
  98. the_controller->gadget.dev.device_data = p;
  99. }
  100. void *get_udc_gadget_private_data(struct usb_gadget *gadget)
  101. {
  102. return gadget->dev.device_data;
  103. }
  104. static struct usb_ep_ops dwc2_ep_ops = {
  105. .enable = dwc2_ep_enable,
  106. .disable = dwc2_ep_disable,
  107. .alloc_request = dwc2_alloc_request,
  108. .free_request = dwc2_free_request,
  109. .queue = dwc2_queue,
  110. .dequeue = dwc2_dequeue,
  111. .set_halt = dwc2_udc_set_halt,
  112. .fifo_status = dwc2_fifo_status,
  113. .fifo_flush = dwc2_fifo_flush,
  114. };
  115. #define create_proc_files() do {} while (0)
  116. #define remove_proc_files() do {} while (0)
  117. /***********************************************************/
  118. void __iomem *regs_otg;
  119. struct dwc2_usbotg_reg *reg;
  120. bool dfu_usb_get_reset(void)
  121. {
  122. return !!(readl(&reg->gintsts) & INT_RESET);
  123. }
  124. __weak void otg_phy_init(struct dwc2_udc *dev) {}
  125. __weak void otg_phy_off(struct dwc2_udc *dev) {}
  126. /***********************************************************/
  127. #include "dwc2_udc_otg_xfer_dma.c"
  128. /*
  129. * udc_disable - disable USB device controller
  130. */
  131. static void udc_disable(struct dwc2_udc *dev)
  132. {
  133. debug_cond(DEBUG_SETUP != 0, "%s: %p\n", __func__, dev);
  134. udc_set_address(dev, 0);
  135. dev->ep0state = WAIT_FOR_SETUP;
  136. dev->gadget.speed = USB_SPEED_UNKNOWN;
  137. dev->usb_address = 0;
  138. otg_phy_off(dev);
  139. }
  140. /*
  141. * udc_reinit - initialize software state
  142. */
  143. static void udc_reinit(struct dwc2_udc *dev)
  144. {
  145. unsigned int i;
  146. debug_cond(DEBUG_SETUP != 0, "%s: %p\n", __func__, dev);
  147. /* device/ep0 records init */
  148. INIT_LIST_HEAD(&dev->gadget.ep_list);
  149. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  150. dev->ep0state = WAIT_FOR_SETUP;
  151. /* basic endpoint records init */
  152. for (i = 0; i < DWC2_MAX_ENDPOINTS; i++) {
  153. struct dwc2_ep *ep = &dev->ep[i];
  154. if (i != 0)
  155. list_add_tail(&ep->ep.ep_list, &dev->gadget.ep_list);
  156. ep->desc = 0;
  157. ep->stopped = 0;
  158. INIT_LIST_HEAD(&ep->queue);
  159. ep->pio_irqs = 0;
  160. }
  161. /* the rest was statically initialized, and is read-only */
  162. }
  163. #define BYTES2MAXP(x) (x / 8)
  164. #define MAXP2BYTES(x) (x * 8)
  165. /* until it's enabled, this UDC should be completely invisible
  166. * to any USB host.
  167. */
  168. static int udc_enable(struct dwc2_udc *dev)
  169. {
  170. debug_cond(DEBUG_SETUP != 0, "%s: %p\n", __func__, dev);
  171. otg_phy_init(dev);
  172. reconfig_usbd(dev);
  173. debug_cond(DEBUG_SETUP != 0,
  174. "DWC2 USB 2.0 OTG Controller Core Initialized : 0x%x\n",
  175. readl(&reg->gintmsk));
  176. dev->gadget.speed = USB_SPEED_UNKNOWN;
  177. return 0;
  178. }
  179. /*
  180. Register entry point for the peripheral controller driver.
  181. */
  182. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  183. {
  184. struct dwc2_udc *dev = the_controller;
  185. int retval = 0;
  186. unsigned long flags = 0;
  187. debug_cond(DEBUG_SETUP != 0, "%s: %s\n", __func__, "no name");
  188. if (!driver
  189. || (driver->speed != USB_SPEED_FULL
  190. && driver->speed != USB_SPEED_HIGH)
  191. || !driver->bind || !driver->disconnect || !driver->setup)
  192. return -EINVAL;
  193. if (!dev)
  194. return -ENODEV;
  195. if (dev->driver)
  196. return -EBUSY;
  197. spin_lock_irqsave(&dev->lock, flags);
  198. /* first hook up the driver ... */
  199. dev->driver = driver;
  200. spin_unlock_irqrestore(&dev->lock, flags);
  201. if (retval) { /* TODO */
  202. printf("target device_add failed, error %d\n", retval);
  203. return retval;
  204. }
  205. retval = driver->bind(&dev->gadget);
  206. if (retval) {
  207. debug_cond(DEBUG_SETUP != 0,
  208. "%s: bind to driver --> error %d\n",
  209. dev->gadget.name, retval);
  210. dev->driver = 0;
  211. return retval;
  212. }
  213. enable_irq(IRQ_OTG);
  214. debug_cond(DEBUG_SETUP != 0,
  215. "Registered gadget driver %s\n", dev->gadget.name);
  216. udc_enable(dev);
  217. return 0;
  218. }
  219. /*
  220. * Unregister entry point for the peripheral controller driver.
  221. */
  222. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  223. {
  224. struct dwc2_udc *dev = the_controller;
  225. unsigned long flags = 0;
  226. if (!dev)
  227. return -ENODEV;
  228. if (!driver || driver != dev->driver)
  229. return -EINVAL;
  230. spin_lock_irqsave(&dev->lock, flags);
  231. dev->driver = 0;
  232. stop_activity(dev, driver);
  233. spin_unlock_irqrestore(&dev->lock, flags);
  234. driver->unbind(&dev->gadget);
  235. disable_irq(IRQ_OTG);
  236. udc_disable(dev);
  237. return 0;
  238. }
  239. /*
  240. * done - retire a request; caller blocked irqs
  241. */
  242. static void done(struct dwc2_ep *ep, struct dwc2_request *req, int status)
  243. {
  244. unsigned int stopped = ep->stopped;
  245. debug("%s: %s %p, req = %p, stopped = %d\n",
  246. __func__, ep->ep.name, ep, &req->req, stopped);
  247. list_del_init(&req->queue);
  248. if (likely(req->req.status == -EINPROGRESS))
  249. req->req.status = status;
  250. else
  251. status = req->req.status;
  252. if (status && status != -ESHUTDOWN) {
  253. debug("complete %s req %p stat %d len %u/%u\n",
  254. ep->ep.name, &req->req, status,
  255. req->req.actual, req->req.length);
  256. }
  257. /* don't modify queue heads during completion callback */
  258. ep->stopped = 1;
  259. #ifdef DEBUG
  260. printf("calling complete callback\n");
  261. {
  262. int i, len = req->req.length;
  263. printf("pkt[%d] = ", req->req.length);
  264. if (len > 64)
  265. len = 64;
  266. for (i = 0; i < len; i++) {
  267. printf("%02x", ((u8 *)req->req.buf)[i]);
  268. if ((i & 7) == 7)
  269. printf(" ");
  270. }
  271. printf("\n");
  272. }
  273. #endif
  274. spin_unlock(&ep->dev->lock);
  275. req->req.complete(&ep->ep, &req->req);
  276. spin_lock(&ep->dev->lock);
  277. debug("callback completed\n");
  278. ep->stopped = stopped;
  279. }
  280. /*
  281. * nuke - dequeue ALL requests
  282. */
  283. static void nuke(struct dwc2_ep *ep, int status)
  284. {
  285. struct dwc2_request *req;
  286. debug("%s: %s %p\n", __func__, ep->ep.name, ep);
  287. /* called with irqs blocked */
  288. while (!list_empty(&ep->queue)) {
  289. req = list_entry(ep->queue.next, struct dwc2_request, queue);
  290. done(ep, req, status);
  291. }
  292. }
  293. static void stop_activity(struct dwc2_udc *dev,
  294. struct usb_gadget_driver *driver)
  295. {
  296. int i;
  297. /* don't disconnect drivers more than once */
  298. if (dev->gadget.speed == USB_SPEED_UNKNOWN)
  299. driver = 0;
  300. dev->gadget.speed = USB_SPEED_UNKNOWN;
  301. /* prevent new request submissions, kill any outstanding requests */
  302. for (i = 0; i < DWC2_MAX_ENDPOINTS; i++) {
  303. struct dwc2_ep *ep = &dev->ep[i];
  304. ep->stopped = 1;
  305. nuke(ep, -ESHUTDOWN);
  306. }
  307. /* report disconnect; the driver is already quiesced */
  308. if (driver) {
  309. spin_unlock(&dev->lock);
  310. driver->disconnect(&dev->gadget);
  311. spin_lock(&dev->lock);
  312. }
  313. /* re-init driver-visible data structures */
  314. udc_reinit(dev);
  315. }
  316. static void reconfig_usbd(struct dwc2_udc *dev)
  317. {
  318. /* 2. Soft-reset OTG Core and then unreset again. */
  319. int i;
  320. unsigned int uTemp = writel(CORE_SOFT_RESET, &reg->grstctl);
  321. uint32_t dflt_gusbcfg;
  322. uint32_t rx_fifo_sz, tx_fifo_sz, np_tx_fifo_sz;
  323. debug("Reseting OTG controller\n");
  324. dflt_gusbcfg =
  325. 0<<15 /* PHY Low Power Clock sel*/
  326. |1<<14 /* Non-Periodic TxFIFO Rewind Enable*/
  327. |0x5<<10 /* Turnaround time*/
  328. |0<<9 | 0<<8 /* [0:HNP disable,1:HNP enable][ 0:SRP disable*/
  329. /* 1:SRP enable] H1= 1,1*/
  330. |0<<7 /* Ulpi DDR sel*/
  331. |0<<6 /* 0: high speed utmi+, 1: full speed serial*/
  332. |0<<4 /* 0: utmi+, 1:ulpi*/
  333. #ifdef CONFIG_USB_GADGET_DWC2_OTG_PHY_BUS_WIDTH_8
  334. |0<<3 /* phy i/f 0:8bit, 1:16bit*/
  335. #else
  336. |1<<3 /* phy i/f 0:8bit, 1:16bit*/
  337. #endif
  338. |0x7<<0; /* HS/FS Timeout**/
  339. if (dev->pdata->usb_gusbcfg)
  340. dflt_gusbcfg = dev->pdata->usb_gusbcfg;
  341. writel(dflt_gusbcfg, &reg->gusbcfg);
  342. /* 3. Put the OTG device core in the disconnected state.*/
  343. uTemp = readl(&reg->dctl);
  344. uTemp |= SOFT_DISCONNECT;
  345. writel(uTemp, &reg->dctl);
  346. udelay(20);
  347. /* 4. Make the OTG device core exit from the disconnected state.*/
  348. uTemp = readl(&reg->dctl);
  349. uTemp = uTemp & ~SOFT_DISCONNECT;
  350. writel(uTemp, &reg->dctl);
  351. /* 5. Configure OTG Core to initial settings of device mode.*/
  352. /* [][1: full speed(30Mhz) 0:high speed]*/
  353. writel(EP_MISS_CNT(1) | DEV_SPEED_HIGH_SPEED_20, &reg->dcfg);
  354. mdelay(1);
  355. /* 6. Unmask the core interrupts*/
  356. writel(GINTMSK_INIT, &reg->gintmsk);
  357. /* 7. Set NAK bit of EP0, EP1, EP2*/
  358. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->out_endp[EP0_CON].doepctl);
  359. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->in_endp[EP0_CON].diepctl);
  360. for (i = 1; i < DWC2_MAX_ENDPOINTS; i++) {
  361. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->out_endp[i].doepctl);
  362. writel(DEPCTL_EPDIS|DEPCTL_SNAK, &reg->in_endp[i].diepctl);
  363. }
  364. /* 8. Unmask EPO interrupts*/
  365. writel(((1 << EP0_CON) << DAINT_OUT_BIT)
  366. | (1 << EP0_CON), &reg->daintmsk);
  367. /* 9. Unmask device OUT EP common interrupts*/
  368. writel(DOEPMSK_INIT, &reg->doepmsk);
  369. /* 10. Unmask device IN EP common interrupts*/
  370. writel(DIEPMSK_INIT, &reg->diepmsk);
  371. rx_fifo_sz = RX_FIFO_SIZE;
  372. np_tx_fifo_sz = NPTX_FIFO_SIZE;
  373. tx_fifo_sz = PTX_FIFO_SIZE;
  374. if (dev->pdata->rx_fifo_sz)
  375. rx_fifo_sz = dev->pdata->rx_fifo_sz;
  376. if (dev->pdata->np_tx_fifo_sz)
  377. np_tx_fifo_sz = dev->pdata->np_tx_fifo_sz;
  378. if (dev->pdata->tx_fifo_sz)
  379. tx_fifo_sz = dev->pdata->tx_fifo_sz;
  380. /* 11. Set Rx FIFO Size (in 32-bit words) */
  381. writel(rx_fifo_sz, &reg->grxfsiz);
  382. /* 12. Set Non Periodic Tx FIFO Size */
  383. writel((np_tx_fifo_sz << 16) | rx_fifo_sz,
  384. &reg->gnptxfsiz);
  385. for (i = 1; i < DWC2_MAX_HW_ENDPOINTS; i++)
  386. writel((rx_fifo_sz + np_tx_fifo_sz + tx_fifo_sz*(i-1)) |
  387. tx_fifo_sz << 16, &reg->dieptxf[i-1]);
  388. /* Flush the RX FIFO */
  389. writel(RX_FIFO_FLUSH, &reg->grstctl);
  390. while (readl(&reg->grstctl) & RX_FIFO_FLUSH)
  391. debug("%s: waiting for DWC2_UDC_OTG_GRSTCTL\n", __func__);
  392. /* Flush all the Tx FIFO's */
  393. writel(TX_FIFO_FLUSH_ALL, &reg->grstctl);
  394. writel(TX_FIFO_FLUSH_ALL | TX_FIFO_FLUSH, &reg->grstctl);
  395. while (readl(&reg->grstctl) & TX_FIFO_FLUSH)
  396. debug("%s: waiting for DWC2_UDC_OTG_GRSTCTL\n", __func__);
  397. /* 13. Clear NAK bit of EP0, EP1, EP2*/
  398. /* For Slave mode*/
  399. /* EP0: Control OUT */
  400. writel(DEPCTL_EPDIS | DEPCTL_CNAK,
  401. &reg->out_endp[EP0_CON].doepctl);
  402. /* 14. Initialize OTG Link Core.*/
  403. writel(GAHBCFG_INIT, &reg->gahbcfg);
  404. }
  405. static void set_max_pktsize(struct dwc2_udc *dev, enum usb_device_speed speed)
  406. {
  407. unsigned int ep_ctrl;
  408. int i;
  409. if (speed == USB_SPEED_HIGH) {
  410. ep0_fifo_size = 64;
  411. ep_fifo_size = 512;
  412. ep_fifo_size2 = 1024;
  413. dev->gadget.speed = USB_SPEED_HIGH;
  414. } else {
  415. ep0_fifo_size = 64;
  416. ep_fifo_size = 64;
  417. ep_fifo_size2 = 64;
  418. dev->gadget.speed = USB_SPEED_FULL;
  419. }
  420. dev->ep[0].ep.maxpacket = ep0_fifo_size;
  421. for (i = 1; i < DWC2_MAX_ENDPOINTS; i++)
  422. dev->ep[i].ep.maxpacket = ep_fifo_size;
  423. /* EP0 - Control IN (64 bytes)*/
  424. ep_ctrl = readl(&reg->in_endp[EP0_CON].diepctl);
  425. writel(ep_ctrl|(0<<0), &reg->in_endp[EP0_CON].diepctl);
  426. /* EP0 - Control OUT (64 bytes)*/
  427. ep_ctrl = readl(&reg->out_endp[EP0_CON].doepctl);
  428. writel(ep_ctrl|(0<<0), &reg->out_endp[EP0_CON].doepctl);
  429. }
  430. static int dwc2_ep_enable(struct usb_ep *_ep,
  431. const struct usb_endpoint_descriptor *desc)
  432. {
  433. struct dwc2_ep *ep;
  434. struct dwc2_udc *dev;
  435. unsigned long flags = 0;
  436. debug("%s: %p\n", __func__, _ep);
  437. ep = container_of(_ep, struct dwc2_ep, ep);
  438. if (!_ep || !desc || ep->desc || _ep->name == ep0name
  439. || desc->bDescriptorType != USB_DT_ENDPOINT
  440. || ep->bEndpointAddress != desc->bEndpointAddress
  441. || ep_maxpacket(ep) <
  442. le16_to_cpu(get_unaligned(&desc->wMaxPacketSize))) {
  443. debug("%s: bad ep or descriptor\n", __func__);
  444. return -EINVAL;
  445. }
  446. /* xfer types must match, except that interrupt ~= bulk */
  447. if (ep->bmAttributes != desc->bmAttributes
  448. && ep->bmAttributes != USB_ENDPOINT_XFER_BULK
  449. && desc->bmAttributes != USB_ENDPOINT_XFER_INT) {
  450. debug("%s: %s type mismatch\n", __func__, _ep->name);
  451. return -EINVAL;
  452. }
  453. /* hardware _could_ do smaller, but driver doesn't */
  454. if ((desc->bmAttributes == USB_ENDPOINT_XFER_BULK &&
  455. le16_to_cpu(get_unaligned(&desc->wMaxPacketSize)) >
  456. ep_maxpacket(ep)) || !get_unaligned(&desc->wMaxPacketSize)) {
  457. debug("%s: bad %s maxpacket\n", __func__, _ep->name);
  458. return -ERANGE;
  459. }
  460. dev = ep->dev;
  461. if (!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN) {
  462. debug("%s: bogus device state\n", __func__);
  463. return -ESHUTDOWN;
  464. }
  465. ep->stopped = 0;
  466. ep->desc = desc;
  467. ep->pio_irqs = 0;
  468. ep->ep.maxpacket = le16_to_cpu(get_unaligned(&desc->wMaxPacketSize));
  469. /* Reset halt state */
  470. dwc2_udc_set_nak(ep);
  471. dwc2_udc_set_halt(_ep, 0);
  472. spin_lock_irqsave(&ep->dev->lock, flags);
  473. dwc2_udc_ep_activate(ep);
  474. spin_unlock_irqrestore(&ep->dev->lock, flags);
  475. debug("%s: enabled %s, stopped = %d, maxpacket = %d\n",
  476. __func__, _ep->name, ep->stopped, ep->ep.maxpacket);
  477. return 0;
  478. }
  479. /*
  480. * Disable EP
  481. */
  482. static int dwc2_ep_disable(struct usb_ep *_ep)
  483. {
  484. struct dwc2_ep *ep;
  485. unsigned long flags = 0;
  486. debug("%s: %p\n", __func__, _ep);
  487. ep = container_of(_ep, struct dwc2_ep, ep);
  488. if (!_ep || !ep->desc) {
  489. debug("%s: %s not enabled\n", __func__,
  490. _ep ? ep->ep.name : NULL);
  491. return -EINVAL;
  492. }
  493. spin_lock_irqsave(&ep->dev->lock, flags);
  494. /* Nuke all pending requests */
  495. nuke(ep, -ESHUTDOWN);
  496. ep->desc = 0;
  497. ep->stopped = 1;
  498. spin_unlock_irqrestore(&ep->dev->lock, flags);
  499. debug("%s: disabled %s\n", __func__, _ep->name);
  500. return 0;
  501. }
  502. static struct usb_request *dwc2_alloc_request(struct usb_ep *ep,
  503. gfp_t gfp_flags)
  504. {
  505. struct dwc2_request *req;
  506. debug("%s: %s %p\n", __func__, ep->name, ep);
  507. req = memalign(CONFIG_SYS_CACHELINE_SIZE, sizeof(*req));
  508. if (!req)
  509. return 0;
  510. memset(req, 0, sizeof *req);
  511. INIT_LIST_HEAD(&req->queue);
  512. return &req->req;
  513. }
  514. static void dwc2_free_request(struct usb_ep *ep, struct usb_request *_req)
  515. {
  516. struct dwc2_request *req;
  517. debug("%s: %p\n", __func__, ep);
  518. req = container_of(_req, struct dwc2_request, req);
  519. WARN_ON(!list_empty(&req->queue));
  520. kfree(req);
  521. }
  522. /* dequeue JUST ONE request */
  523. static int dwc2_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  524. {
  525. struct dwc2_ep *ep;
  526. struct dwc2_request *req;
  527. unsigned long flags = 0;
  528. debug("%s: %p\n", __func__, _ep);
  529. ep = container_of(_ep, struct dwc2_ep, ep);
  530. if (!_ep || ep->ep.name == ep0name)
  531. return -EINVAL;
  532. spin_lock_irqsave(&ep->dev->lock, flags);
  533. /* make sure it's actually queued on this endpoint */
  534. list_for_each_entry(req, &ep->queue, queue) {
  535. if (&req->req == _req)
  536. break;
  537. }
  538. if (&req->req != _req) {
  539. spin_unlock_irqrestore(&ep->dev->lock, flags);
  540. return -EINVAL;
  541. }
  542. done(ep, req, -ECONNRESET);
  543. spin_unlock_irqrestore(&ep->dev->lock, flags);
  544. return 0;
  545. }
  546. /*
  547. * Return bytes in EP FIFO
  548. */
  549. static int dwc2_fifo_status(struct usb_ep *_ep)
  550. {
  551. int count = 0;
  552. struct dwc2_ep *ep;
  553. ep = container_of(_ep, struct dwc2_ep, ep);
  554. if (!_ep) {
  555. debug("%s: bad ep\n", __func__);
  556. return -ENODEV;
  557. }
  558. debug("%s: %d\n", __func__, ep_index(ep));
  559. /* LPD can't report unclaimed bytes from IN fifos */
  560. if (ep_is_in(ep))
  561. return -EOPNOTSUPP;
  562. return count;
  563. }
  564. /*
  565. * Flush EP FIFO
  566. */
  567. static void dwc2_fifo_flush(struct usb_ep *_ep)
  568. {
  569. struct dwc2_ep *ep;
  570. ep = container_of(_ep, struct dwc2_ep, ep);
  571. if (unlikely(!_ep || (!ep->desc && ep->ep.name != ep0name))) {
  572. debug("%s: bad ep\n", __func__);
  573. return;
  574. }
  575. debug("%s: %d\n", __func__, ep_index(ep));
  576. }
  577. static const struct usb_gadget_ops dwc2_udc_ops = {
  578. /* current versions must always be self-powered */
  579. };
  580. static struct dwc2_udc memory = {
  581. .usb_address = 0,
  582. .gadget = {
  583. .ops = &dwc2_udc_ops,
  584. .ep0 = &memory.ep[0].ep,
  585. .name = driver_name,
  586. },
  587. /* control endpoint */
  588. .ep[0] = {
  589. .ep = {
  590. .name = ep0name,
  591. .ops = &dwc2_ep_ops,
  592. .maxpacket = EP0_FIFO_SIZE,
  593. },
  594. .dev = &memory,
  595. .bEndpointAddress = 0,
  596. .bmAttributes = 0,
  597. .ep_type = ep_control,
  598. },
  599. /* first group of endpoints */
  600. .ep[1] = {
  601. .ep = {
  602. .name = "ep1in-bulk",
  603. .ops = &dwc2_ep_ops,
  604. .maxpacket = EP_FIFO_SIZE,
  605. },
  606. .dev = &memory,
  607. .bEndpointAddress = USB_DIR_IN | 1,
  608. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  609. .ep_type = ep_bulk_out,
  610. .fifo_num = 1,
  611. },
  612. .ep[2] = {
  613. .ep = {
  614. .name = "ep2out-bulk",
  615. .ops = &dwc2_ep_ops,
  616. .maxpacket = EP_FIFO_SIZE,
  617. },
  618. .dev = &memory,
  619. .bEndpointAddress = USB_DIR_OUT | 2,
  620. .bmAttributes = USB_ENDPOINT_XFER_BULK,
  621. .ep_type = ep_bulk_in,
  622. .fifo_num = 2,
  623. },
  624. .ep[3] = {
  625. .ep = {
  626. .name = "ep3in-int",
  627. .ops = &dwc2_ep_ops,
  628. .maxpacket = EP_FIFO_SIZE,
  629. },
  630. .dev = &memory,
  631. .bEndpointAddress = USB_DIR_IN | 3,
  632. .bmAttributes = USB_ENDPOINT_XFER_INT,
  633. .ep_type = ep_interrupt,
  634. .fifo_num = 3,
  635. },
  636. };
  637. /*
  638. * probe - binds to the platform device
  639. */
  640. int dwc2_udc_probe(struct dwc2_plat_otg_data *pdata)
  641. {
  642. struct dwc2_udc *dev = &memory;
  643. int retval = 0;
  644. debug("%s: %p\n", __func__, pdata);
  645. dev->pdata = pdata;
  646. reg = (struct dwc2_usbotg_reg *)pdata->regs_otg;
  647. /* regs_otg = (void *)pdata->regs_otg; */
  648. dev->gadget.is_dualspeed = 1; /* Hack only*/
  649. dev->gadget.is_otg = 0;
  650. dev->gadget.is_a_peripheral = 0;
  651. dev->gadget.b_hnp_enable = 0;
  652. dev->gadget.a_hnp_support = 0;
  653. dev->gadget.a_alt_hnp_support = 0;
  654. the_controller = dev;
  655. usb_ctrl = memalign(CONFIG_SYS_CACHELINE_SIZE,
  656. ROUND(sizeof(struct usb_ctrlrequest),
  657. CONFIG_SYS_CACHELINE_SIZE));
  658. if (!usb_ctrl) {
  659. pr_err("No memory available for UDC!\n");
  660. return -ENOMEM;
  661. }
  662. usb_ctrl_dma_addr = (dma_addr_t) usb_ctrl;
  663. udc_reinit(dev);
  664. return retval;
  665. }
  666. int usb_gadget_handle_interrupts(int index)
  667. {
  668. u32 intr_status = readl(&reg->gintsts);
  669. u32 gintmsk = readl(&reg->gintmsk);
  670. if (intr_status & gintmsk)
  671. return dwc2_udc_irq(1, (void *)the_controller);
  672. return 0;
  673. }