cgu.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /*
  2. * Ingenic SoC CGU driver
  3. *
  4. * Copyright (c) 2013-2015 Imagination Technologies
  5. * Author: Paul Burton <paul.burton@mips.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #ifndef __DRIVERS_CLK_INGENIC_CGU_H__
  18. #define __DRIVERS_CLK_INGENIC_CGU_H__
  19. #include <linux/bitops.h>
  20. #include <linux/of.h>
  21. #include <linux/spinlock.h>
  22. /**
  23. * struct ingenic_cgu_pll_info - information about a PLL
  24. * @reg: the offset of the PLL's control register within the CGU
  25. * @m_shift: the number of bits to shift the multiplier value by (ie. the
  26. * index of the lowest bit of the multiplier value in the PLL's
  27. * control register)
  28. * @m_bits: the size of the multiplier field in bits
  29. * @m_offset: the multiplier value which encodes to 0 in the PLL's control
  30. * register
  31. * @n_shift: the number of bits to shift the divider value by (ie. the
  32. * index of the lowest bit of the divider value in the PLL's
  33. * control register)
  34. * @n_bits: the size of the divider field in bits
  35. * @n_offset: the divider value which encodes to 0 in the PLL's control
  36. * register
  37. * @od_shift: the number of bits to shift the post-VCO divider value by (ie.
  38. * the index of the lowest bit of the post-VCO divider value in
  39. * the PLL's control register)
  40. * @od_bits: the size of the post-VCO divider field in bits
  41. * @od_max: the maximum post-VCO divider value
  42. * @od_encoding: a pointer to an array mapping post-VCO divider values to
  43. * their encoded values in the PLL control register, or -1 for
  44. * unsupported values
  45. * @bypass_bit: the index of the bypass bit in the PLL control register
  46. * @enable_bit: the index of the enable bit in the PLL control register
  47. * @stable_bit: the index of the stable bit in the PLL control register
  48. * @no_bypass_bit: if set, the PLL has no bypass functionality
  49. */
  50. struct ingenic_cgu_pll_info {
  51. unsigned reg;
  52. const s8 *od_encoding;
  53. u8 m_shift, m_bits, m_offset;
  54. u8 n_shift, n_bits, n_offset;
  55. u8 od_shift, od_bits, od_max;
  56. u8 bypass_bit;
  57. u8 enable_bit;
  58. u8 stable_bit;
  59. bool no_bypass_bit;
  60. };
  61. /**
  62. * struct ingenic_cgu_mux_info - information about a clock mux
  63. * @reg: offset of the mux control register within the CGU
  64. * @shift: number of bits to shift the mux value by (ie. the index of
  65. * the lowest bit of the mux value within its control register)
  66. * @bits: the size of the mux value in bits
  67. */
  68. struct ingenic_cgu_mux_info {
  69. unsigned reg;
  70. u8 shift;
  71. u8 bits;
  72. };
  73. /**
  74. * struct ingenic_cgu_div_info - information about a divider
  75. * @reg: offset of the divider control register within the CGU
  76. * @shift: number of bits to left shift the divide value by (ie. the index of
  77. * the lowest bit of the divide value within its control register)
  78. * @div: number to divide the divider value by (i.e. if the
  79. * effective divider value is the value written to the register
  80. * multiplied by some constant)
  81. * @bits: the size of the divide value in bits
  82. * @ce_bit: the index of the change enable bit within reg, or -1 if there
  83. * isn't one
  84. * @busy_bit: the index of the busy bit within reg, or -1 if there isn't one
  85. * @stop_bit: the index of the stop bit within reg, or -1 if there isn't one
  86. */
  87. struct ingenic_cgu_div_info {
  88. unsigned reg;
  89. u8 shift;
  90. u8 div;
  91. u8 bits;
  92. s8 ce_bit;
  93. s8 busy_bit;
  94. s8 stop_bit;
  95. };
  96. /**
  97. * struct ingenic_cgu_fixdiv_info - information about a fixed divider
  98. * @div: the divider applied to the parent clock
  99. */
  100. struct ingenic_cgu_fixdiv_info {
  101. unsigned div;
  102. };
  103. /**
  104. * struct ingenic_cgu_gate_info - information about a clock gate
  105. * @reg: offset of the gate control register within the CGU
  106. * @bit: offset of the bit in the register that controls the gate
  107. * @clear_to_gate: if set, the clock is gated when the bit is cleared
  108. * @delay_us: delay in microseconds after which the clock is considered stable
  109. */
  110. struct ingenic_cgu_gate_info {
  111. unsigned reg;
  112. u8 bit;
  113. bool clear_to_gate;
  114. u16 delay_us;
  115. };
  116. /**
  117. * struct ingenic_cgu_custom_info - information about a custom (SoC) clock
  118. * @clk_ops: custom clock operation callbacks
  119. */
  120. struct ingenic_cgu_custom_info {
  121. const struct clk_ops *clk_ops;
  122. };
  123. /**
  124. * struct ingenic_cgu_clk_info - information about a clock
  125. * @name: name of the clock
  126. * @type: a bitmask formed from CGU_CLK_* values
  127. * @parents: an array of the indices of potential parents of this clock
  128. * within the clock_info array of the CGU, or -1 in entries
  129. * which correspond to no valid parent
  130. * @pll: information valid if type includes CGU_CLK_PLL
  131. * @gate: information valid if type includes CGU_CLK_GATE
  132. * @mux: information valid if type includes CGU_CLK_MUX
  133. * @div: information valid if type includes CGU_CLK_DIV
  134. * @fixdiv: information valid if type includes CGU_CLK_FIXDIV
  135. * @custom: information valid if type includes CGU_CLK_CUSTOM
  136. */
  137. struct ingenic_cgu_clk_info {
  138. const char *name;
  139. enum {
  140. CGU_CLK_NONE = 0,
  141. CGU_CLK_EXT = BIT(0),
  142. CGU_CLK_PLL = BIT(1),
  143. CGU_CLK_GATE = BIT(2),
  144. CGU_CLK_MUX = BIT(3),
  145. CGU_CLK_MUX_GLITCHFREE = BIT(4),
  146. CGU_CLK_DIV = BIT(5),
  147. CGU_CLK_FIXDIV = BIT(6),
  148. CGU_CLK_CUSTOM = BIT(7),
  149. } type;
  150. int parents[4];
  151. union {
  152. struct ingenic_cgu_pll_info pll;
  153. struct {
  154. struct ingenic_cgu_gate_info gate;
  155. struct ingenic_cgu_mux_info mux;
  156. struct ingenic_cgu_div_info div;
  157. struct ingenic_cgu_fixdiv_info fixdiv;
  158. };
  159. struct ingenic_cgu_custom_info custom;
  160. };
  161. };
  162. /**
  163. * struct ingenic_cgu - data about the CGU
  164. * @np: the device tree node that caused the CGU to be probed
  165. * @base: the ioremap'ed base address of the CGU registers
  166. * @clock_info: an array containing information about implemented clocks
  167. * @clocks: used to provide clocks to DT, allows lookup of struct clk*
  168. * @lock: lock to be held whilst manipulating CGU registers
  169. */
  170. struct ingenic_cgu {
  171. struct device_node *np;
  172. void __iomem *base;
  173. const struct ingenic_cgu_clk_info *clock_info;
  174. struct clk_onecell_data clocks;
  175. spinlock_t lock;
  176. };
  177. /**
  178. * struct ingenic_clk - private data for a clock
  179. * @hw: see Documentation/driver-api/clk.rst
  180. * @cgu: a pointer to the CGU data
  181. * @idx: the index of this clock in cgu->clock_info
  182. */
  183. struct ingenic_clk {
  184. struct clk_hw hw;
  185. struct ingenic_cgu *cgu;
  186. unsigned idx;
  187. };
  188. #define to_ingenic_clk(_hw) container_of(_hw, struct ingenic_clk, hw)
  189. /**
  190. * ingenic_cgu_new() - create a new CGU instance
  191. * @clock_info: an array of clock information structures describing the clocks
  192. * which are implemented by the CGU
  193. * @num_clocks: the number of entries in clock_info
  194. * @np: the device tree node which causes this CGU to be probed
  195. *
  196. * Return: a pointer to the CGU instance if initialisation is successful,
  197. * otherwise NULL.
  198. */
  199. struct ingenic_cgu *
  200. ingenic_cgu_new(const struct ingenic_cgu_clk_info *clock_info,
  201. unsigned num_clocks, struct device_node *np);
  202. /**
  203. * ingenic_cgu_register_clocks() - Registers the clocks
  204. * @cgu: pointer to cgu data
  205. *
  206. * Register the clocks described by the CGU with the common clock framework.
  207. *
  208. * Return: 0 on success or -errno if unsuccesful.
  209. */
  210. int ingenic_cgu_register_clocks(struct ingenic_cgu *cgu);
  211. #endif /* __DRIVERS_CLK_INGENIC_CGU_H__ */