exynos-ppmu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * exynos_ppmu.c - EXYNOS PPMU (Platform Performance Monitoring Unit) support
  3. *
  4. * Copyright (c) 2014-2015 Samsung Electronics Co., Ltd.
  5. * Author : Chanwoo Choi <cw00.choi@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This driver is based on drivers/devfreq/exynos/exynos_ppmu.c
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of_address.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/regmap.h>
  20. #include <linux/suspend.h>
  21. #include <linux/devfreq-event.h>
  22. #include "exynos-ppmu.h"
  23. struct exynos_ppmu_data {
  24. struct clk *clk;
  25. };
  26. struct exynos_ppmu {
  27. struct devfreq_event_dev **edev;
  28. struct devfreq_event_desc *desc;
  29. unsigned int num_events;
  30. struct device *dev;
  31. struct regmap *regmap;
  32. struct exynos_ppmu_data ppmu;
  33. };
  34. #define PPMU_EVENT(name) \
  35. { "ppmu-event0-"#name, PPMU_PMNCNT0 }, \
  36. { "ppmu-event1-"#name, PPMU_PMNCNT1 }, \
  37. { "ppmu-event2-"#name, PPMU_PMNCNT2 }, \
  38. { "ppmu-event3-"#name, PPMU_PMNCNT3 }
  39. static struct __exynos_ppmu_events {
  40. char *name;
  41. int id;
  42. } ppmu_events[] = {
  43. /* For Exynos3250, Exynos4 and Exynos5260 */
  44. PPMU_EVENT(g3d),
  45. PPMU_EVENT(fsys),
  46. /* For Exynos4 SoCs and Exynos3250 */
  47. PPMU_EVENT(dmc0),
  48. PPMU_EVENT(dmc1),
  49. PPMU_EVENT(cpu),
  50. PPMU_EVENT(rightbus),
  51. PPMU_EVENT(leftbus),
  52. PPMU_EVENT(lcd0),
  53. PPMU_EVENT(camif),
  54. /* Only for Exynos3250 and Exynos5260 */
  55. PPMU_EVENT(mfc),
  56. /* Only for Exynos4 SoCs */
  57. PPMU_EVENT(mfc-left),
  58. PPMU_EVENT(mfc-right),
  59. /* Only for Exynos5260 SoCs */
  60. PPMU_EVENT(drex0-s0),
  61. PPMU_EVENT(drex0-s1),
  62. PPMU_EVENT(drex1-s0),
  63. PPMU_EVENT(drex1-s1),
  64. PPMU_EVENT(eagle),
  65. PPMU_EVENT(kfc),
  66. PPMU_EVENT(isp),
  67. PPMU_EVENT(fimc),
  68. PPMU_EVENT(gscl),
  69. PPMU_EVENT(mscl),
  70. PPMU_EVENT(fimd0x),
  71. PPMU_EVENT(fimd1x),
  72. /* Only for Exynos5433 SoCs */
  73. PPMU_EVENT(d0-cpu),
  74. PPMU_EVENT(d0-general),
  75. PPMU_EVENT(d0-rt),
  76. PPMU_EVENT(d1-cpu),
  77. PPMU_EVENT(d1-general),
  78. PPMU_EVENT(d1-rt),
  79. };
  80. static int exynos_ppmu_find_ppmu_id(struct devfreq_event_dev *edev)
  81. {
  82. int i;
  83. for (i = 0; i < ARRAY_SIZE(ppmu_events); i++)
  84. if (!strcmp(edev->desc->name, ppmu_events[i].name))
  85. return ppmu_events[i].id;
  86. return -EINVAL;
  87. }
  88. /*
  89. * The devfreq-event ops structure for PPMU v1.1
  90. */
  91. static int exynos_ppmu_disable(struct devfreq_event_dev *edev)
  92. {
  93. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  94. int ret;
  95. u32 pmnc;
  96. /* Disable all counters */
  97. ret = regmap_write(info->regmap, PPMU_CNTENC,
  98. PPMU_CCNT_MASK |
  99. PPMU_PMCNT0_MASK |
  100. PPMU_PMCNT1_MASK |
  101. PPMU_PMCNT2_MASK |
  102. PPMU_PMCNT3_MASK);
  103. if (ret < 0)
  104. return ret;
  105. /* Disable PPMU */
  106. ret = regmap_read(info->regmap, PPMU_PMNC, &pmnc);
  107. if (ret < 0)
  108. return ret;
  109. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  110. ret = regmap_write(info->regmap, PPMU_PMNC, pmnc);
  111. if (ret < 0)
  112. return ret;
  113. return 0;
  114. }
  115. static int exynos_ppmu_set_event(struct devfreq_event_dev *edev)
  116. {
  117. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  118. int id = exynos_ppmu_find_ppmu_id(edev);
  119. int ret;
  120. u32 pmnc, cntens;
  121. if (id < 0)
  122. return id;
  123. /* Enable specific counter */
  124. ret = regmap_read(info->regmap, PPMU_CNTENS, &cntens);
  125. if (ret < 0)
  126. return ret;
  127. cntens |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  128. ret = regmap_write(info->regmap, PPMU_CNTENS, cntens);
  129. if (ret < 0)
  130. return ret;
  131. /* Set the event of Read/Write data count */
  132. ret = regmap_write(info->regmap, PPMU_BEVTxSEL(id),
  133. PPMU_RO_DATA_CNT | PPMU_WO_DATA_CNT);
  134. if (ret < 0)
  135. return ret;
  136. /* Reset cycle counter/performance counter and enable PPMU */
  137. ret = regmap_read(info->regmap, PPMU_PMNC, &pmnc);
  138. if (ret < 0)
  139. return ret;
  140. pmnc &= ~(PPMU_PMNC_ENABLE_MASK
  141. | PPMU_PMNC_COUNTER_RESET_MASK
  142. | PPMU_PMNC_CC_RESET_MASK);
  143. pmnc |= (PPMU_ENABLE << PPMU_PMNC_ENABLE_SHIFT);
  144. pmnc |= (PPMU_ENABLE << PPMU_PMNC_COUNTER_RESET_SHIFT);
  145. pmnc |= (PPMU_ENABLE << PPMU_PMNC_CC_RESET_SHIFT);
  146. ret = regmap_write(info->regmap, PPMU_PMNC, pmnc);
  147. if (ret < 0)
  148. return ret;
  149. return 0;
  150. }
  151. static int exynos_ppmu_get_event(struct devfreq_event_dev *edev,
  152. struct devfreq_event_data *edata)
  153. {
  154. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  155. int id = exynos_ppmu_find_ppmu_id(edev);
  156. unsigned int total_count, load_count;
  157. unsigned int pmcnt3_high, pmcnt3_low;
  158. unsigned int pmnc, cntenc;
  159. int ret;
  160. if (id < 0)
  161. return -EINVAL;
  162. /* Disable PPMU */
  163. ret = regmap_read(info->regmap, PPMU_PMNC, &pmnc);
  164. if (ret < 0)
  165. return ret;
  166. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  167. ret = regmap_write(info->regmap, PPMU_PMNC, pmnc);
  168. if (ret < 0)
  169. return ret;
  170. /* Read cycle count */
  171. ret = regmap_read(info->regmap, PPMU_CCNT, &total_count);
  172. if (ret < 0)
  173. return ret;
  174. edata->total_count = total_count;
  175. /* Read performance count */
  176. switch (id) {
  177. case PPMU_PMNCNT0:
  178. case PPMU_PMNCNT1:
  179. case PPMU_PMNCNT2:
  180. ret = regmap_read(info->regmap, PPMU_PMNCT(id), &load_count);
  181. if (ret < 0)
  182. return ret;
  183. edata->load_count = load_count;
  184. break;
  185. case PPMU_PMNCNT3:
  186. ret = regmap_read(info->regmap, PPMU_PMCNT3_HIGH, &pmcnt3_high);
  187. if (ret < 0)
  188. return ret;
  189. ret = regmap_read(info->regmap, PPMU_PMCNT3_LOW, &pmcnt3_low);
  190. if (ret < 0)
  191. return ret;
  192. edata->load_count = ((pmcnt3_high << 8) | pmcnt3_low);
  193. break;
  194. default:
  195. return -EINVAL;
  196. }
  197. /* Disable specific counter */
  198. ret = regmap_read(info->regmap, PPMU_CNTENC, &cntenc);
  199. if (ret < 0)
  200. return ret;
  201. cntenc |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  202. ret = regmap_write(info->regmap, PPMU_CNTENC, cntenc);
  203. if (ret < 0)
  204. return ret;
  205. dev_dbg(&edev->dev, "%s (event: %ld/%ld)\n", edev->desc->name,
  206. edata->load_count, edata->total_count);
  207. return 0;
  208. }
  209. static const struct devfreq_event_ops exynos_ppmu_ops = {
  210. .disable = exynos_ppmu_disable,
  211. .set_event = exynos_ppmu_set_event,
  212. .get_event = exynos_ppmu_get_event,
  213. };
  214. /*
  215. * The devfreq-event ops structure for PPMU v2.0
  216. */
  217. static int exynos_ppmu_v2_disable(struct devfreq_event_dev *edev)
  218. {
  219. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  220. int ret;
  221. u32 pmnc, clear;
  222. /* Disable all counters */
  223. clear = (PPMU_CCNT_MASK | PPMU_PMCNT0_MASK | PPMU_PMCNT1_MASK
  224. | PPMU_PMCNT2_MASK | PPMU_PMCNT3_MASK);
  225. ret = regmap_write(info->regmap, PPMU_V2_FLAG, clear);
  226. if (ret < 0)
  227. return ret;
  228. ret = regmap_write(info->regmap, PPMU_V2_INTENC, clear);
  229. if (ret < 0)
  230. return ret;
  231. ret = regmap_write(info->regmap, PPMU_V2_CNTENC, clear);
  232. if (ret < 0)
  233. return ret;
  234. ret = regmap_write(info->regmap, PPMU_V2_CNT_RESET, clear);
  235. if (ret < 0)
  236. return ret;
  237. ret = regmap_write(info->regmap, PPMU_V2_CIG_CFG0, 0x0);
  238. if (ret < 0)
  239. return ret;
  240. ret = regmap_write(info->regmap, PPMU_V2_CIG_CFG1, 0x0);
  241. if (ret < 0)
  242. return ret;
  243. ret = regmap_write(info->regmap, PPMU_V2_CIG_CFG2, 0x0);
  244. if (ret < 0)
  245. return ret;
  246. ret = regmap_write(info->regmap, PPMU_V2_CIG_RESULT, 0x0);
  247. if (ret < 0)
  248. return ret;
  249. ret = regmap_write(info->regmap, PPMU_V2_CNT_AUTO, 0x0);
  250. if (ret < 0)
  251. return ret;
  252. ret = regmap_write(info->regmap, PPMU_V2_CH_EV0_TYPE, 0x0);
  253. if (ret < 0)
  254. return ret;
  255. ret = regmap_write(info->regmap, PPMU_V2_CH_EV1_TYPE, 0x0);
  256. if (ret < 0)
  257. return ret;
  258. ret = regmap_write(info->regmap, PPMU_V2_CH_EV2_TYPE, 0x0);
  259. if (ret < 0)
  260. return ret;
  261. ret = regmap_write(info->regmap, PPMU_V2_CH_EV3_TYPE, 0x0);
  262. if (ret < 0)
  263. return ret;
  264. ret = regmap_write(info->regmap, PPMU_V2_SM_ID_V, 0x0);
  265. if (ret < 0)
  266. return ret;
  267. ret = regmap_write(info->regmap, PPMU_V2_SM_ID_A, 0x0);
  268. if (ret < 0)
  269. return ret;
  270. ret = regmap_write(info->regmap, PPMU_V2_SM_OTHERS_V, 0x0);
  271. if (ret < 0)
  272. return ret;
  273. ret = regmap_write(info->regmap, PPMU_V2_SM_OTHERS_A, 0x0);
  274. if (ret < 0)
  275. return ret;
  276. ret = regmap_write(info->regmap, PPMU_V2_INTERRUPT_RESET, 0x0);
  277. if (ret < 0)
  278. return ret;
  279. /* Disable PPMU */
  280. ret = regmap_read(info->regmap, PPMU_V2_PMNC, &pmnc);
  281. if (ret < 0)
  282. return ret;
  283. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  284. ret = regmap_write(info->regmap, PPMU_V2_PMNC, pmnc);
  285. if (ret < 0)
  286. return ret;
  287. return 0;
  288. }
  289. static int exynos_ppmu_v2_set_event(struct devfreq_event_dev *edev)
  290. {
  291. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  292. unsigned int pmnc, cntens;
  293. int id = exynos_ppmu_find_ppmu_id(edev);
  294. int ret;
  295. /* Enable all counters */
  296. ret = regmap_read(info->regmap, PPMU_V2_CNTENS, &cntens);
  297. if (ret < 0)
  298. return ret;
  299. cntens |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  300. ret = regmap_write(info->regmap, PPMU_V2_CNTENS, cntens);
  301. if (ret < 0)
  302. return ret;
  303. /* Set the event of Read/Write data count */
  304. switch (id) {
  305. case PPMU_PMNCNT0:
  306. case PPMU_PMNCNT1:
  307. case PPMU_PMNCNT2:
  308. ret = regmap_write(info->regmap, PPMU_V2_CH_EVx_TYPE(id),
  309. PPMU_V2_RO_DATA_CNT | PPMU_V2_WO_DATA_CNT);
  310. if (ret < 0)
  311. return ret;
  312. break;
  313. case PPMU_PMNCNT3:
  314. ret = regmap_write(info->regmap, PPMU_V2_CH_EVx_TYPE(id),
  315. PPMU_V2_EVT3_RW_DATA_CNT);
  316. if (ret < 0)
  317. return ret;
  318. break;
  319. }
  320. /* Reset cycle counter/performance counter and enable PPMU */
  321. ret = regmap_read(info->regmap, PPMU_V2_PMNC, &pmnc);
  322. if (ret < 0)
  323. return ret;
  324. pmnc &= ~(PPMU_PMNC_ENABLE_MASK
  325. | PPMU_PMNC_COUNTER_RESET_MASK
  326. | PPMU_PMNC_CC_RESET_MASK
  327. | PPMU_PMNC_CC_DIVIDER_MASK
  328. | PPMU_V2_PMNC_START_MODE_MASK);
  329. pmnc |= (PPMU_ENABLE << PPMU_PMNC_ENABLE_SHIFT);
  330. pmnc |= (PPMU_ENABLE << PPMU_PMNC_COUNTER_RESET_SHIFT);
  331. pmnc |= (PPMU_ENABLE << PPMU_PMNC_CC_RESET_SHIFT);
  332. pmnc |= (PPMU_V2_MODE_MANUAL << PPMU_V2_PMNC_START_MODE_SHIFT);
  333. ret = regmap_write(info->regmap, PPMU_V2_PMNC, pmnc);
  334. if (ret < 0)
  335. return ret;
  336. return 0;
  337. }
  338. static int exynos_ppmu_v2_get_event(struct devfreq_event_dev *edev,
  339. struct devfreq_event_data *edata)
  340. {
  341. struct exynos_ppmu *info = devfreq_event_get_drvdata(edev);
  342. int id = exynos_ppmu_find_ppmu_id(edev);
  343. int ret;
  344. unsigned int pmnc, cntenc;
  345. unsigned int pmcnt_high, pmcnt_low;
  346. unsigned int total_count, count;
  347. unsigned long load_count = 0;
  348. /* Disable PPMU */
  349. ret = regmap_read(info->regmap, PPMU_V2_PMNC, &pmnc);
  350. if (ret < 0)
  351. return ret;
  352. pmnc &= ~PPMU_PMNC_ENABLE_MASK;
  353. ret = regmap_write(info->regmap, PPMU_V2_PMNC, pmnc);
  354. if (ret < 0)
  355. return ret;
  356. /* Read cycle count and performance count */
  357. ret = regmap_read(info->regmap, PPMU_V2_CCNT, &total_count);
  358. if (ret < 0)
  359. return ret;
  360. edata->total_count = total_count;
  361. switch (id) {
  362. case PPMU_PMNCNT0:
  363. case PPMU_PMNCNT1:
  364. case PPMU_PMNCNT2:
  365. ret = regmap_read(info->regmap, PPMU_V2_PMNCT(id), &count);
  366. if (ret < 0)
  367. return ret;
  368. load_count = count;
  369. break;
  370. case PPMU_PMNCNT3:
  371. ret = regmap_read(info->regmap, PPMU_V2_PMCNT3_HIGH,
  372. &pmcnt_high);
  373. if (ret < 0)
  374. return ret;
  375. ret = regmap_read(info->regmap, PPMU_V2_PMCNT3_LOW, &pmcnt_low);
  376. if (ret < 0)
  377. return ret;
  378. load_count = ((u64)((pmcnt_high & 0xff)) << 32)+ (u64)pmcnt_low;
  379. break;
  380. }
  381. edata->load_count = load_count;
  382. /* Disable all counters */
  383. ret = regmap_read(info->regmap, PPMU_V2_CNTENC, &cntenc);
  384. if (ret < 0)
  385. return 0;
  386. cntenc |= (PPMU_CCNT_MASK | (PPMU_ENABLE << id));
  387. ret = regmap_write(info->regmap, PPMU_V2_CNTENC, cntenc);
  388. if (ret < 0)
  389. return ret;
  390. dev_dbg(&edev->dev, "%25s (load: %ld / %ld)\n", edev->desc->name,
  391. edata->load_count, edata->total_count);
  392. return 0;
  393. }
  394. static const struct devfreq_event_ops exynos_ppmu_v2_ops = {
  395. .disable = exynos_ppmu_v2_disable,
  396. .set_event = exynos_ppmu_v2_set_event,
  397. .get_event = exynos_ppmu_v2_get_event,
  398. };
  399. static const struct of_device_id exynos_ppmu_id_match[] = {
  400. {
  401. .compatible = "samsung,exynos-ppmu",
  402. .data = (void *)&exynos_ppmu_ops,
  403. }, {
  404. .compatible = "samsung,exynos-ppmu-v2",
  405. .data = (void *)&exynos_ppmu_v2_ops,
  406. },
  407. { /* sentinel */ },
  408. };
  409. MODULE_DEVICE_TABLE(of, exynos_ppmu_id_match);
  410. static struct devfreq_event_ops *exynos_bus_get_ops(struct device_node *np)
  411. {
  412. const struct of_device_id *match;
  413. match = of_match_node(exynos_ppmu_id_match, np);
  414. return (struct devfreq_event_ops *)match->data;
  415. }
  416. static int of_get_devfreq_events(struct device_node *np,
  417. struct exynos_ppmu *info)
  418. {
  419. struct devfreq_event_desc *desc;
  420. struct devfreq_event_ops *event_ops;
  421. struct device *dev = info->dev;
  422. struct device_node *events_np, *node;
  423. int i, j, count;
  424. events_np = of_get_child_by_name(np, "events");
  425. if (!events_np) {
  426. dev_err(dev,
  427. "failed to get child node of devfreq-event devices\n");
  428. return -EINVAL;
  429. }
  430. event_ops = exynos_bus_get_ops(np);
  431. count = of_get_child_count(events_np);
  432. desc = devm_kcalloc(dev, count, sizeof(*desc), GFP_KERNEL);
  433. if (!desc)
  434. return -ENOMEM;
  435. info->num_events = count;
  436. j = 0;
  437. for_each_child_of_node(events_np, node) {
  438. for (i = 0; i < ARRAY_SIZE(ppmu_events); i++) {
  439. if (!ppmu_events[i].name)
  440. continue;
  441. if (!of_node_cmp(node->name, ppmu_events[i].name))
  442. break;
  443. }
  444. if (i == ARRAY_SIZE(ppmu_events)) {
  445. dev_warn(dev,
  446. "don't know how to configure events : %s\n",
  447. node->name);
  448. continue;
  449. }
  450. desc[j].ops = event_ops;
  451. desc[j].driver_data = info;
  452. of_property_read_string(node, "event-name", &desc[j].name);
  453. j++;
  454. }
  455. info->desc = desc;
  456. of_node_put(events_np);
  457. return 0;
  458. }
  459. static struct regmap_config exynos_ppmu_regmap_config = {
  460. .reg_bits = 32,
  461. .val_bits = 32,
  462. .reg_stride = 4,
  463. };
  464. static int exynos_ppmu_parse_dt(struct platform_device *pdev,
  465. struct exynos_ppmu *info)
  466. {
  467. struct device *dev = info->dev;
  468. struct device_node *np = dev->of_node;
  469. struct resource *res;
  470. void __iomem *base;
  471. int ret = 0;
  472. if (!np) {
  473. dev_err(dev, "failed to find devicetree node\n");
  474. return -EINVAL;
  475. }
  476. /* Maps the memory mapped IO to control PPMU register */
  477. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  478. base = devm_ioremap_resource(dev, res);
  479. if (IS_ERR(base))
  480. return PTR_ERR(base);
  481. exynos_ppmu_regmap_config.max_register = resource_size(res) - 4;
  482. info->regmap = devm_regmap_init_mmio(dev, base,
  483. &exynos_ppmu_regmap_config);
  484. if (IS_ERR(info->regmap)) {
  485. dev_err(dev, "failed to initialize regmap\n");
  486. return PTR_ERR(info->regmap);
  487. }
  488. info->ppmu.clk = devm_clk_get(dev, "ppmu");
  489. if (IS_ERR(info->ppmu.clk)) {
  490. info->ppmu.clk = NULL;
  491. dev_warn(dev, "cannot get PPMU clock\n");
  492. }
  493. ret = of_get_devfreq_events(np, info);
  494. if (ret < 0) {
  495. dev_err(dev, "failed to parse exynos ppmu dt node\n");
  496. return ret;
  497. }
  498. return 0;
  499. }
  500. static int exynos_ppmu_probe(struct platform_device *pdev)
  501. {
  502. struct exynos_ppmu *info;
  503. struct devfreq_event_dev **edev;
  504. struct devfreq_event_desc *desc;
  505. int i, ret = 0, size;
  506. info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
  507. if (!info)
  508. return -ENOMEM;
  509. info->dev = &pdev->dev;
  510. /* Parse dt data to get resource */
  511. ret = exynos_ppmu_parse_dt(pdev, info);
  512. if (ret < 0) {
  513. dev_err(&pdev->dev,
  514. "failed to parse devicetree for resource\n");
  515. return ret;
  516. }
  517. desc = info->desc;
  518. size = sizeof(struct devfreq_event_dev *) * info->num_events;
  519. info->edev = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  520. if (!info->edev)
  521. return -ENOMEM;
  522. edev = info->edev;
  523. platform_set_drvdata(pdev, info);
  524. for (i = 0; i < info->num_events; i++) {
  525. edev[i] = devm_devfreq_event_add_edev(&pdev->dev, &desc[i]);
  526. if (IS_ERR(edev[i])) {
  527. ret = PTR_ERR(edev[i]);
  528. dev_err(&pdev->dev,
  529. "failed to add devfreq-event device\n");
  530. return PTR_ERR(edev[i]);
  531. }
  532. pr_info("exynos-ppmu: new PPMU device registered %s (%s)\n",
  533. dev_name(&pdev->dev), desc[i].name);
  534. }
  535. ret = clk_prepare_enable(info->ppmu.clk);
  536. if (ret) {
  537. dev_err(&pdev->dev, "failed to prepare ppmu clock\n");
  538. return ret;
  539. }
  540. return 0;
  541. }
  542. static int exynos_ppmu_remove(struct platform_device *pdev)
  543. {
  544. struct exynos_ppmu *info = platform_get_drvdata(pdev);
  545. clk_disable_unprepare(info->ppmu.clk);
  546. return 0;
  547. }
  548. static struct platform_driver exynos_ppmu_driver = {
  549. .probe = exynos_ppmu_probe,
  550. .remove = exynos_ppmu_remove,
  551. .driver = {
  552. .name = "exynos-ppmu",
  553. .of_match_table = exynos_ppmu_id_match,
  554. },
  555. };
  556. module_platform_driver(exynos_ppmu_driver);
  557. MODULE_DESCRIPTION("Exynos PPMU(Platform Performance Monitoring Unit) driver");
  558. MODULE_AUTHOR("Chanwoo Choi <cw00.choi@samsung.com>");
  559. MODULE_LICENSE("GPL");