meson-mx-sdio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772
  1. /*
  2. * meson-mx-sdio.c - Meson6, Meson8 and Meson8b SDIO/MMC Host Controller
  3. *
  4. * Copyright (C) 2015 Endless Mobile, Inc.
  5. * Author: Carlo Caione <carlo@endlessm.com>
  6. * Copyright (C) 2017 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or (at
  11. * your option) any later version.
  12. */
  13. #include <linux/bitfield.h>
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/module.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/ioport.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/timer.h>
  25. #include <linux/types.h>
  26. #include <linux/mmc/host.h>
  27. #include <linux/mmc/mmc.h>
  28. #include <linux/mmc/sdio.h>
  29. #include <linux/mmc/slot-gpio.h>
  30. #define MESON_MX_SDIO_ARGU 0x00
  31. #define MESON_MX_SDIO_SEND 0x04
  32. #define MESON_MX_SDIO_SEND_COMMAND_INDEX_MASK GENMASK(7, 0)
  33. #define MESON_MX_SDIO_SEND_CMD_RESP_BITS_MASK GENMASK(15, 8)
  34. #define MESON_MX_SDIO_SEND_RESP_WITHOUT_CRC7 BIT(16)
  35. #define MESON_MX_SDIO_SEND_RESP_HAS_DATA BIT(17)
  36. #define MESON_MX_SDIO_SEND_RESP_CRC7_FROM_8 BIT(18)
  37. #define MESON_MX_SDIO_SEND_CHECK_DAT0_BUSY BIT(19)
  38. #define MESON_MX_SDIO_SEND_DATA BIT(20)
  39. #define MESON_MX_SDIO_SEND_USE_INT_WINDOW BIT(21)
  40. #define MESON_MX_SDIO_SEND_REPEAT_PACKAGE_TIMES_MASK GENMASK(31, 24)
  41. #define MESON_MX_SDIO_CONF 0x08
  42. #define MESON_MX_SDIO_CONF_CMD_CLK_DIV_SHIFT 0
  43. #define MESON_MX_SDIO_CONF_CMD_CLK_DIV_WIDTH 10
  44. #define MESON_MX_SDIO_CONF_CMD_DISABLE_CRC BIT(10)
  45. #define MESON_MX_SDIO_CONF_CMD_OUT_AT_POSITIVE_EDGE BIT(11)
  46. #define MESON_MX_SDIO_CONF_CMD_ARGUMENT_BITS_MASK GENMASK(17, 12)
  47. #define MESON_MX_SDIO_CONF_RESP_LATCH_AT_NEGATIVE_EDGE BIT(18)
  48. #define MESON_MX_SDIO_CONF_DATA_LATCH_AT_NEGATIVE_EDGE BIT(19)
  49. #define MESON_MX_SDIO_CONF_BUS_WIDTH BIT(20)
  50. #define MESON_MX_SDIO_CONF_M_ENDIAN_MASK GENMASK(22, 21)
  51. #define MESON_MX_SDIO_CONF_WRITE_NWR_MASK GENMASK(28, 23)
  52. #define MESON_MX_SDIO_CONF_WRITE_CRC_OK_STATUS_MASK GENMASK(31, 29)
  53. #define MESON_MX_SDIO_IRQS 0x0c
  54. #define MESON_MX_SDIO_IRQS_STATUS_STATE_MACHINE_MASK GENMASK(3, 0)
  55. #define MESON_MX_SDIO_IRQS_CMD_BUSY BIT(4)
  56. #define MESON_MX_SDIO_IRQS_RESP_CRC7_OK BIT(5)
  57. #define MESON_MX_SDIO_IRQS_DATA_READ_CRC16_OK BIT(6)
  58. #define MESON_MX_SDIO_IRQS_DATA_WRITE_CRC16_OK BIT(7)
  59. #define MESON_MX_SDIO_IRQS_IF_INT BIT(8)
  60. #define MESON_MX_SDIO_IRQS_CMD_INT BIT(9)
  61. #define MESON_MX_SDIO_IRQS_STATUS_INFO_MASK GENMASK(15, 12)
  62. #define MESON_MX_SDIO_IRQS_TIMING_OUT_INT BIT(16)
  63. #define MESON_MX_SDIO_IRQS_AMRISC_TIMING_OUT_INT_EN BIT(17)
  64. #define MESON_MX_SDIO_IRQS_ARC_TIMING_OUT_INT_EN BIT(18)
  65. #define MESON_MX_SDIO_IRQS_TIMING_OUT_COUNT_MASK GENMASK(31, 19)
  66. #define MESON_MX_SDIO_IRQC 0x10
  67. #define MESON_MX_SDIO_IRQC_ARC_IF_INT_EN BIT(3)
  68. #define MESON_MX_SDIO_IRQC_ARC_CMD_INT_EN BIT(4)
  69. #define MESON_MX_SDIO_IRQC_IF_CONFIG_MASK GENMASK(7, 6)
  70. #define MESON_MX_SDIO_IRQC_FORCE_DATA_CLK BIT(8)
  71. #define MESON_MX_SDIO_IRQC_FORCE_DATA_CMD BIT(9)
  72. #define MESON_MX_SDIO_IRQC_FORCE_DATA_DAT_MASK GENMASK(13, 10)
  73. #define MESON_MX_SDIO_IRQC_SOFT_RESET BIT(15)
  74. #define MESON_MX_SDIO_IRQC_FORCE_HALT BIT(30)
  75. #define MESON_MX_SDIO_IRQC_HALT_HOLE BIT(31)
  76. #define MESON_MX_SDIO_MULT 0x14
  77. #define MESON_MX_SDIO_MULT_PORT_SEL_MASK GENMASK(1, 0)
  78. #define MESON_MX_SDIO_MULT_MEMORY_STICK_ENABLE BIT(2)
  79. #define MESON_MX_SDIO_MULT_MEMORY_STICK_SCLK_ALWAYS BIT(3)
  80. #define MESON_MX_SDIO_MULT_STREAM_ENABLE BIT(4)
  81. #define MESON_MX_SDIO_MULT_STREAM_8BITS_MODE BIT(5)
  82. #define MESON_MX_SDIO_MULT_WR_RD_OUT_INDEX BIT(8)
  83. #define MESON_MX_SDIO_MULT_DAT0_DAT1_SWAPPED BIT(10)
  84. #define MESON_MX_SDIO_MULT_DAT1_DAT0_SWAPPED BIT(11)
  85. #define MESON_MX_SDIO_MULT_RESP_READ_INDEX_MASK GENMASK(15, 12)
  86. #define MESON_MX_SDIO_ADDR 0x18
  87. #define MESON_MX_SDIO_EXT 0x1c
  88. #define MESON_MX_SDIO_EXT_DATA_RW_NUMBER_MASK GENMASK(29, 16)
  89. #define MESON_MX_SDIO_BOUNCE_REQ_SIZE (128 * 1024)
  90. #define MESON_MX_SDIO_RESPONSE_CRC16_BITS (16 - 1)
  91. #define MESON_MX_SDIO_MAX_SLOTS 3
  92. struct meson_mx_mmc_host {
  93. struct device *controller_dev;
  94. struct clk *parent_clk;
  95. struct clk *core_clk;
  96. struct clk_divider cfg_div;
  97. struct clk *cfg_div_clk;
  98. struct clk_fixed_factor fixed_factor;
  99. struct clk *fixed_factor_clk;
  100. void __iomem *base;
  101. int irq;
  102. spinlock_t irq_lock;
  103. struct timer_list cmd_timeout;
  104. unsigned int slot_id;
  105. struct mmc_host *mmc;
  106. struct mmc_request *mrq;
  107. struct mmc_command *cmd;
  108. int error;
  109. };
  110. static void meson_mx_mmc_mask_bits(struct mmc_host *mmc, char reg, u32 mask,
  111. u32 val)
  112. {
  113. struct meson_mx_mmc_host *host = mmc_priv(mmc);
  114. u32 regval;
  115. regval = readl(host->base + reg);
  116. regval &= ~mask;
  117. regval |= (val & mask);
  118. writel(regval, host->base + reg);
  119. }
  120. static void meson_mx_mmc_soft_reset(struct meson_mx_mmc_host *host)
  121. {
  122. writel(MESON_MX_SDIO_IRQC_SOFT_RESET, host->base + MESON_MX_SDIO_IRQC);
  123. udelay(2);
  124. }
  125. static struct mmc_command *meson_mx_mmc_get_next_cmd(struct mmc_command *cmd)
  126. {
  127. if (cmd->opcode == MMC_SET_BLOCK_COUNT && !cmd->error)
  128. return cmd->mrq->cmd;
  129. else if (mmc_op_multi(cmd->opcode) &&
  130. (!cmd->mrq->sbc || cmd->error || cmd->data->error))
  131. return cmd->mrq->stop;
  132. else
  133. return NULL;
  134. }
  135. static void meson_mx_mmc_start_cmd(struct mmc_host *mmc,
  136. struct mmc_command *cmd)
  137. {
  138. struct meson_mx_mmc_host *host = mmc_priv(mmc);
  139. unsigned int pack_size;
  140. unsigned long irqflags, timeout;
  141. u32 mult, send = 0, ext = 0;
  142. host->cmd = cmd;
  143. if (cmd->busy_timeout)
  144. timeout = msecs_to_jiffies(cmd->busy_timeout);
  145. else
  146. timeout = msecs_to_jiffies(1000);
  147. switch (mmc_resp_type(cmd)) {
  148. case MMC_RSP_R1:
  149. case MMC_RSP_R1B:
  150. case MMC_RSP_R3:
  151. /* 7 (CMD) + 32 (response) + 7 (CRC) -1 */
  152. send |= FIELD_PREP(MESON_MX_SDIO_SEND_CMD_RESP_BITS_MASK, 45);
  153. break;
  154. case MMC_RSP_R2:
  155. /* 7 (CMD) + 120 (response) + 7 (CRC) -1 */
  156. send |= FIELD_PREP(MESON_MX_SDIO_SEND_CMD_RESP_BITS_MASK, 133);
  157. send |= MESON_MX_SDIO_SEND_RESP_CRC7_FROM_8;
  158. break;
  159. default:
  160. break;
  161. }
  162. if (!(cmd->flags & MMC_RSP_CRC))
  163. send |= MESON_MX_SDIO_SEND_RESP_WITHOUT_CRC7;
  164. if (cmd->flags & MMC_RSP_BUSY)
  165. send |= MESON_MX_SDIO_SEND_CHECK_DAT0_BUSY;
  166. if (cmd->data) {
  167. send |= FIELD_PREP(MESON_MX_SDIO_SEND_REPEAT_PACKAGE_TIMES_MASK,
  168. (cmd->data->blocks - 1));
  169. pack_size = cmd->data->blksz * BITS_PER_BYTE;
  170. if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
  171. pack_size += MESON_MX_SDIO_RESPONSE_CRC16_BITS * 4;
  172. else
  173. pack_size += MESON_MX_SDIO_RESPONSE_CRC16_BITS * 1;
  174. ext |= FIELD_PREP(MESON_MX_SDIO_EXT_DATA_RW_NUMBER_MASK,
  175. pack_size);
  176. if (cmd->data->flags & MMC_DATA_WRITE)
  177. send |= MESON_MX_SDIO_SEND_DATA;
  178. else
  179. send |= MESON_MX_SDIO_SEND_RESP_HAS_DATA;
  180. cmd->data->bytes_xfered = 0;
  181. }
  182. send |= FIELD_PREP(MESON_MX_SDIO_SEND_COMMAND_INDEX_MASK,
  183. (0x40 | cmd->opcode));
  184. spin_lock_irqsave(&host->irq_lock, irqflags);
  185. mult = readl(host->base + MESON_MX_SDIO_MULT);
  186. mult &= ~MESON_MX_SDIO_MULT_PORT_SEL_MASK;
  187. mult |= FIELD_PREP(MESON_MX_SDIO_MULT_PORT_SEL_MASK, host->slot_id);
  188. mult |= BIT(31);
  189. writel(mult, host->base + MESON_MX_SDIO_MULT);
  190. /* enable the CMD done interrupt */
  191. meson_mx_mmc_mask_bits(mmc, MESON_MX_SDIO_IRQC,
  192. MESON_MX_SDIO_IRQC_ARC_CMD_INT_EN,
  193. MESON_MX_SDIO_IRQC_ARC_CMD_INT_EN);
  194. /* clear pending interrupts */
  195. meson_mx_mmc_mask_bits(mmc, MESON_MX_SDIO_IRQS,
  196. MESON_MX_SDIO_IRQS_CMD_INT,
  197. MESON_MX_SDIO_IRQS_CMD_INT);
  198. writel(cmd->arg, host->base + MESON_MX_SDIO_ARGU);
  199. writel(ext, host->base + MESON_MX_SDIO_EXT);
  200. writel(send, host->base + MESON_MX_SDIO_SEND);
  201. spin_unlock_irqrestore(&host->irq_lock, irqflags);
  202. mod_timer(&host->cmd_timeout, jiffies + timeout);
  203. }
  204. static void meson_mx_mmc_request_done(struct meson_mx_mmc_host *host)
  205. {
  206. struct mmc_request *mrq;
  207. mrq = host->mrq;
  208. if (host->cmd->error)
  209. meson_mx_mmc_soft_reset(host);
  210. host->mrq = NULL;
  211. host->cmd = NULL;
  212. mmc_request_done(host->mmc, mrq);
  213. }
  214. static void meson_mx_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  215. {
  216. struct meson_mx_mmc_host *host = mmc_priv(mmc);
  217. unsigned short vdd = ios->vdd;
  218. unsigned long clk_rate = ios->clock;
  219. switch (ios->bus_width) {
  220. case MMC_BUS_WIDTH_1:
  221. meson_mx_mmc_mask_bits(mmc, MESON_MX_SDIO_CONF,
  222. MESON_MX_SDIO_CONF_BUS_WIDTH, 0);
  223. break;
  224. case MMC_BUS_WIDTH_4:
  225. meson_mx_mmc_mask_bits(mmc, MESON_MX_SDIO_CONF,
  226. MESON_MX_SDIO_CONF_BUS_WIDTH,
  227. MESON_MX_SDIO_CONF_BUS_WIDTH);
  228. break;
  229. case MMC_BUS_WIDTH_8:
  230. default:
  231. dev_err(mmc_dev(mmc), "unsupported bus width: %d\n",
  232. ios->bus_width);
  233. host->error = -EINVAL;
  234. return;
  235. }
  236. host->error = clk_set_rate(host->cfg_div_clk, ios->clock);
  237. if (host->error) {
  238. dev_warn(mmc_dev(mmc),
  239. "failed to set MMC clock to %lu: %d\n",
  240. clk_rate, host->error);
  241. return;
  242. }
  243. mmc->actual_clock = clk_get_rate(host->cfg_div_clk);
  244. switch (ios->power_mode) {
  245. case MMC_POWER_OFF:
  246. vdd = 0;
  247. /* fall-through: */
  248. case MMC_POWER_UP:
  249. if (!IS_ERR(mmc->supply.vmmc)) {
  250. host->error = mmc_regulator_set_ocr(mmc,
  251. mmc->supply.vmmc,
  252. vdd);
  253. if (host->error)
  254. return;
  255. }
  256. break;
  257. }
  258. }
  259. static int meson_mx_mmc_map_dma(struct mmc_host *mmc, struct mmc_request *mrq)
  260. {
  261. struct mmc_data *data = mrq->data;
  262. int dma_len;
  263. struct scatterlist *sg;
  264. if (!data)
  265. return 0;
  266. sg = data->sg;
  267. if (sg->offset & 3 || sg->length & 3) {
  268. dev_err(mmc_dev(mmc),
  269. "unaligned scatterlist: offset %x length %d\n",
  270. sg->offset, sg->length);
  271. return -EINVAL;
  272. }
  273. dma_len = dma_map_sg(mmc_dev(mmc), data->sg, data->sg_len,
  274. mmc_get_dma_dir(data));
  275. if (dma_len <= 0) {
  276. dev_err(mmc_dev(mmc), "dma_map_sg failed\n");
  277. return -ENOMEM;
  278. }
  279. return 0;
  280. }
  281. static void meson_mx_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  282. {
  283. struct meson_mx_mmc_host *host = mmc_priv(mmc);
  284. struct mmc_command *cmd = mrq->cmd;
  285. if (!host->error)
  286. host->error = meson_mx_mmc_map_dma(mmc, mrq);
  287. if (host->error) {
  288. cmd->error = host->error;
  289. mmc_request_done(mmc, mrq);
  290. return;
  291. }
  292. host->mrq = mrq;
  293. if (mrq->data)
  294. writel(sg_dma_address(mrq->data->sg),
  295. host->base + MESON_MX_SDIO_ADDR);
  296. if (mrq->sbc)
  297. meson_mx_mmc_start_cmd(mmc, mrq->sbc);
  298. else
  299. meson_mx_mmc_start_cmd(mmc, mrq->cmd);
  300. }
  301. static void meson_mx_mmc_read_response(struct mmc_host *mmc,
  302. struct mmc_command *cmd)
  303. {
  304. struct meson_mx_mmc_host *host = mmc_priv(mmc);
  305. u32 mult;
  306. int i, resp[4];
  307. mult = readl(host->base + MESON_MX_SDIO_MULT);
  308. mult |= MESON_MX_SDIO_MULT_WR_RD_OUT_INDEX;
  309. mult &= ~MESON_MX_SDIO_MULT_RESP_READ_INDEX_MASK;
  310. mult |= FIELD_PREP(MESON_MX_SDIO_MULT_RESP_READ_INDEX_MASK, 0);
  311. writel(mult, host->base + MESON_MX_SDIO_MULT);
  312. if (cmd->flags & MMC_RSP_136) {
  313. for (i = 0; i <= 3; i++)
  314. resp[3 - i] = readl(host->base + MESON_MX_SDIO_ARGU);
  315. cmd->resp[0] = (resp[0] << 8) | ((resp[1] >> 24) & 0xff);
  316. cmd->resp[1] = (resp[1] << 8) | ((resp[2] >> 24) & 0xff);
  317. cmd->resp[2] = (resp[2] << 8) | ((resp[3] >> 24) & 0xff);
  318. cmd->resp[3] = (resp[3] << 8);
  319. } else if (cmd->flags & MMC_RSP_PRESENT) {
  320. cmd->resp[0] = readl(host->base + MESON_MX_SDIO_ARGU);
  321. }
  322. }
  323. static irqreturn_t meson_mx_mmc_process_cmd_irq(struct meson_mx_mmc_host *host,
  324. u32 irqs, u32 send)
  325. {
  326. struct mmc_command *cmd = host->cmd;
  327. /*
  328. * NOTE: even though it shouldn't happen we sometimes get command
  329. * interrupts twice (at least this is what it looks like). Ideally
  330. * we find out why this happens and warn here as soon as it occurs.
  331. */
  332. if (!cmd)
  333. return IRQ_HANDLED;
  334. cmd->error = 0;
  335. meson_mx_mmc_read_response(host->mmc, cmd);
  336. if (cmd->data) {
  337. if (!((irqs & MESON_MX_SDIO_IRQS_DATA_READ_CRC16_OK) ||
  338. (irqs & MESON_MX_SDIO_IRQS_DATA_WRITE_CRC16_OK)))
  339. cmd->error = -EILSEQ;
  340. } else {
  341. if (!((irqs & MESON_MX_SDIO_IRQS_RESP_CRC7_OK) ||
  342. (send & MESON_MX_SDIO_SEND_RESP_WITHOUT_CRC7)))
  343. cmd->error = -EILSEQ;
  344. }
  345. return IRQ_WAKE_THREAD;
  346. }
  347. static irqreturn_t meson_mx_mmc_irq(int irq, void *data)
  348. {
  349. struct meson_mx_mmc_host *host = (void *) data;
  350. u32 irqs, send;
  351. unsigned long irqflags;
  352. irqreturn_t ret;
  353. spin_lock_irqsave(&host->irq_lock, irqflags);
  354. irqs = readl(host->base + MESON_MX_SDIO_IRQS);
  355. send = readl(host->base + MESON_MX_SDIO_SEND);
  356. if (irqs & MESON_MX_SDIO_IRQS_CMD_INT)
  357. ret = meson_mx_mmc_process_cmd_irq(host, irqs, send);
  358. else
  359. ret = IRQ_HANDLED;
  360. /* finally ACK all pending interrupts */
  361. writel(irqs, host->base + MESON_MX_SDIO_IRQS);
  362. spin_unlock_irqrestore(&host->irq_lock, irqflags);
  363. return ret;
  364. }
  365. static irqreturn_t meson_mx_mmc_irq_thread(int irq, void *irq_data)
  366. {
  367. struct meson_mx_mmc_host *host = (void *) irq_data;
  368. struct mmc_command *cmd = host->cmd, *next_cmd;
  369. if (WARN_ON(!cmd))
  370. return IRQ_HANDLED;
  371. del_timer_sync(&host->cmd_timeout);
  372. if (cmd->data) {
  373. dma_unmap_sg(mmc_dev(host->mmc), cmd->data->sg,
  374. cmd->data->sg_len,
  375. mmc_get_dma_dir(cmd->data));
  376. cmd->data->bytes_xfered = cmd->data->blksz * cmd->data->blocks;
  377. }
  378. next_cmd = meson_mx_mmc_get_next_cmd(cmd);
  379. if (next_cmd)
  380. meson_mx_mmc_start_cmd(host->mmc, next_cmd);
  381. else
  382. meson_mx_mmc_request_done(host);
  383. return IRQ_HANDLED;
  384. }
  385. static void meson_mx_mmc_timeout(struct timer_list *t)
  386. {
  387. struct meson_mx_mmc_host *host = from_timer(host, t, cmd_timeout);
  388. unsigned long irqflags;
  389. u32 irqc;
  390. spin_lock_irqsave(&host->irq_lock, irqflags);
  391. /* disable the CMD interrupt */
  392. irqc = readl(host->base + MESON_MX_SDIO_IRQC);
  393. irqc &= ~MESON_MX_SDIO_IRQC_ARC_CMD_INT_EN;
  394. writel(irqc, host->base + MESON_MX_SDIO_IRQC);
  395. spin_unlock_irqrestore(&host->irq_lock, irqflags);
  396. /*
  397. * skip the timeout handling if the interrupt handler already processed
  398. * the command.
  399. */
  400. if (!host->cmd)
  401. return;
  402. dev_dbg(mmc_dev(host->mmc),
  403. "Timeout on CMD%u (IRQS = 0x%08x, ARGU = 0x%08x)\n",
  404. host->cmd->opcode, readl(host->base + MESON_MX_SDIO_IRQS),
  405. readl(host->base + MESON_MX_SDIO_ARGU));
  406. host->cmd->error = -ETIMEDOUT;
  407. meson_mx_mmc_request_done(host);
  408. }
  409. static struct mmc_host_ops meson_mx_mmc_ops = {
  410. .request = meson_mx_mmc_request,
  411. .set_ios = meson_mx_mmc_set_ios,
  412. .get_cd = mmc_gpio_get_cd,
  413. .get_ro = mmc_gpio_get_ro,
  414. };
  415. static struct platform_device *meson_mx_mmc_slot_pdev(struct device *parent)
  416. {
  417. struct device_node *slot_node;
  418. struct platform_device *pdev;
  419. /*
  420. * TODO: the MMC core framework currently does not support
  421. * controllers with multiple slots properly. So we only register
  422. * the first slot for now
  423. */
  424. slot_node = of_get_compatible_child(parent->of_node, "mmc-slot");
  425. if (!slot_node) {
  426. dev_warn(parent, "no 'mmc-slot' sub-node found\n");
  427. return ERR_PTR(-ENOENT);
  428. }
  429. pdev = of_platform_device_create(slot_node, NULL, parent);
  430. of_node_put(slot_node);
  431. return pdev;
  432. }
  433. static int meson_mx_mmc_add_host(struct meson_mx_mmc_host *host)
  434. {
  435. struct mmc_host *mmc = host->mmc;
  436. struct device *slot_dev = mmc_dev(mmc);
  437. int ret;
  438. if (of_property_read_u32(slot_dev->of_node, "reg", &host->slot_id)) {
  439. dev_err(slot_dev, "missing 'reg' property\n");
  440. return -EINVAL;
  441. }
  442. if (host->slot_id >= MESON_MX_SDIO_MAX_SLOTS) {
  443. dev_err(slot_dev, "invalid 'reg' property value %d\n",
  444. host->slot_id);
  445. return -EINVAL;
  446. }
  447. /* Get regulators and the supported OCR mask */
  448. ret = mmc_regulator_get_supply(mmc);
  449. if (ret)
  450. return ret;
  451. mmc->max_req_size = MESON_MX_SDIO_BOUNCE_REQ_SIZE;
  452. mmc->max_seg_size = mmc->max_req_size;
  453. mmc->max_blk_count =
  454. FIELD_GET(MESON_MX_SDIO_SEND_REPEAT_PACKAGE_TIMES_MASK,
  455. 0xffffffff);
  456. mmc->max_blk_size = FIELD_GET(MESON_MX_SDIO_EXT_DATA_RW_NUMBER_MASK,
  457. 0xffffffff);
  458. mmc->max_blk_size -= (4 * MESON_MX_SDIO_RESPONSE_CRC16_BITS);
  459. mmc->max_blk_size /= BITS_PER_BYTE;
  460. /* Get the min and max supported clock rates */
  461. mmc->f_min = clk_round_rate(host->cfg_div_clk, 1);
  462. mmc->f_max = clk_round_rate(host->cfg_div_clk,
  463. clk_get_rate(host->parent_clk));
  464. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23 | MMC_CAP_WAIT_WHILE_BUSY;
  465. mmc->ops = &meson_mx_mmc_ops;
  466. ret = mmc_of_parse(mmc);
  467. if (ret)
  468. return ret;
  469. ret = mmc_add_host(mmc);
  470. if (ret)
  471. return ret;
  472. return 0;
  473. }
  474. static int meson_mx_mmc_register_clks(struct meson_mx_mmc_host *host)
  475. {
  476. struct clk_init_data init;
  477. const char *clk_div_parent, *clk_fixed_factor_parent;
  478. clk_fixed_factor_parent = __clk_get_name(host->parent_clk);
  479. init.name = devm_kasprintf(host->controller_dev, GFP_KERNEL,
  480. "%s#fixed_factor",
  481. dev_name(host->controller_dev));
  482. if (!init.name)
  483. return -ENOMEM;
  484. init.ops = &clk_fixed_factor_ops;
  485. init.flags = 0;
  486. init.parent_names = &clk_fixed_factor_parent;
  487. init.num_parents = 1;
  488. host->fixed_factor.div = 2;
  489. host->fixed_factor.mult = 1;
  490. host->fixed_factor.hw.init = &init;
  491. host->fixed_factor_clk = devm_clk_register(host->controller_dev,
  492. &host->fixed_factor.hw);
  493. if (WARN_ON(IS_ERR(host->fixed_factor_clk)))
  494. return PTR_ERR(host->fixed_factor_clk);
  495. clk_div_parent = __clk_get_name(host->fixed_factor_clk);
  496. init.name = devm_kasprintf(host->controller_dev, GFP_KERNEL,
  497. "%s#div", dev_name(host->controller_dev));
  498. if (!init.name)
  499. return -ENOMEM;
  500. init.ops = &clk_divider_ops;
  501. init.flags = CLK_SET_RATE_PARENT;
  502. init.parent_names = &clk_div_parent;
  503. init.num_parents = 1;
  504. host->cfg_div.reg = host->base + MESON_MX_SDIO_CONF;
  505. host->cfg_div.shift = MESON_MX_SDIO_CONF_CMD_CLK_DIV_SHIFT;
  506. host->cfg_div.width = MESON_MX_SDIO_CONF_CMD_CLK_DIV_WIDTH;
  507. host->cfg_div.hw.init = &init;
  508. host->cfg_div.flags = CLK_DIVIDER_ALLOW_ZERO;
  509. host->cfg_div_clk = devm_clk_register(host->controller_dev,
  510. &host->cfg_div.hw);
  511. if (WARN_ON(IS_ERR(host->cfg_div_clk)))
  512. return PTR_ERR(host->cfg_div_clk);
  513. return 0;
  514. }
  515. static int meson_mx_mmc_probe(struct platform_device *pdev)
  516. {
  517. struct platform_device *slot_pdev;
  518. struct mmc_host *mmc;
  519. struct meson_mx_mmc_host *host;
  520. struct resource *res;
  521. int ret, irq;
  522. u32 conf;
  523. slot_pdev = meson_mx_mmc_slot_pdev(&pdev->dev);
  524. if (!slot_pdev)
  525. return -ENODEV;
  526. else if (IS_ERR(slot_pdev))
  527. return PTR_ERR(slot_pdev);
  528. mmc = mmc_alloc_host(sizeof(*host), &slot_pdev->dev);
  529. if (!mmc) {
  530. ret = -ENOMEM;
  531. goto error_unregister_slot_pdev;
  532. }
  533. host = mmc_priv(mmc);
  534. host->mmc = mmc;
  535. host->controller_dev = &pdev->dev;
  536. spin_lock_init(&host->irq_lock);
  537. timer_setup(&host->cmd_timeout, meson_mx_mmc_timeout, 0);
  538. platform_set_drvdata(pdev, host);
  539. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  540. host->base = devm_ioremap_resource(host->controller_dev, res);
  541. if (IS_ERR(host->base)) {
  542. ret = PTR_ERR(host->base);
  543. goto error_free_mmc;
  544. }
  545. irq = platform_get_irq(pdev, 0);
  546. ret = devm_request_threaded_irq(host->controller_dev, irq,
  547. meson_mx_mmc_irq,
  548. meson_mx_mmc_irq_thread, IRQF_ONESHOT,
  549. NULL, host);
  550. if (ret)
  551. goto error_free_mmc;
  552. host->core_clk = devm_clk_get(host->controller_dev, "core");
  553. if (IS_ERR(host->core_clk)) {
  554. ret = PTR_ERR(host->core_clk);
  555. goto error_free_mmc;
  556. }
  557. host->parent_clk = devm_clk_get(host->controller_dev, "clkin");
  558. if (IS_ERR(host->parent_clk)) {
  559. ret = PTR_ERR(host->parent_clk);
  560. goto error_free_mmc;
  561. }
  562. ret = meson_mx_mmc_register_clks(host);
  563. if (ret)
  564. goto error_free_mmc;
  565. ret = clk_prepare_enable(host->core_clk);
  566. if (ret) {
  567. dev_err(host->controller_dev, "Failed to enable core clock\n");
  568. goto error_free_mmc;
  569. }
  570. ret = clk_prepare_enable(host->cfg_div_clk);
  571. if (ret) {
  572. dev_err(host->controller_dev, "Failed to enable MMC clock\n");
  573. goto error_disable_core_clk;
  574. }
  575. conf = 0;
  576. conf |= FIELD_PREP(MESON_MX_SDIO_CONF_CMD_ARGUMENT_BITS_MASK, 39);
  577. conf |= FIELD_PREP(MESON_MX_SDIO_CONF_M_ENDIAN_MASK, 0x3);
  578. conf |= FIELD_PREP(MESON_MX_SDIO_CONF_WRITE_NWR_MASK, 0x2);
  579. conf |= FIELD_PREP(MESON_MX_SDIO_CONF_WRITE_CRC_OK_STATUS_MASK, 0x2);
  580. writel(conf, host->base + MESON_MX_SDIO_CONF);
  581. meson_mx_mmc_soft_reset(host);
  582. ret = meson_mx_mmc_add_host(host);
  583. if (ret)
  584. goto error_disable_clks;
  585. return 0;
  586. error_disable_clks:
  587. clk_disable_unprepare(host->cfg_div_clk);
  588. error_disable_core_clk:
  589. clk_disable_unprepare(host->core_clk);
  590. error_free_mmc:
  591. mmc_free_host(mmc);
  592. error_unregister_slot_pdev:
  593. of_platform_device_destroy(&slot_pdev->dev, NULL);
  594. return ret;
  595. }
  596. static int meson_mx_mmc_remove(struct platform_device *pdev)
  597. {
  598. struct meson_mx_mmc_host *host = platform_get_drvdata(pdev);
  599. struct device *slot_dev = mmc_dev(host->mmc);
  600. del_timer_sync(&host->cmd_timeout);
  601. mmc_remove_host(host->mmc);
  602. of_platform_device_destroy(slot_dev, NULL);
  603. clk_disable_unprepare(host->cfg_div_clk);
  604. clk_disable_unprepare(host->core_clk);
  605. mmc_free_host(host->mmc);
  606. return 0;
  607. }
  608. static const struct of_device_id meson_mx_mmc_of_match[] = {
  609. { .compatible = "amlogic,meson8-sdio", },
  610. { .compatible = "amlogic,meson8b-sdio", },
  611. { /* sentinel */ }
  612. };
  613. MODULE_DEVICE_TABLE(of, meson_mx_mmc_of_match);
  614. static struct platform_driver meson_mx_mmc_driver = {
  615. .probe = meson_mx_mmc_probe,
  616. .remove = meson_mx_mmc_remove,
  617. .driver = {
  618. .name = "meson-mx-sdio",
  619. .of_match_table = of_match_ptr(meson_mx_mmc_of_match),
  620. },
  621. };
  622. module_platform_driver(meson_mx_mmc_driver);
  623. MODULE_DESCRIPTION("Meson6, Meson8 and Meson8b SDIO/MMC Host Driver");
  624. MODULE_AUTHOR("Carlo Caione <carlo@endlessm.com>");
  625. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  626. MODULE_LICENSE("GPL v2");