mtk-sd.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /*
  2. * Copyright (c) 2014-2015 MediaTek Inc.
  3. * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/ioport.h>
  19. #include <linux/irq.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/pinctrl/consumer.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pm.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/slab.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/mmc/card.h>
  33. #include <linux/mmc/core.h>
  34. #include <linux/mmc/host.h>
  35. #include <linux/mmc/mmc.h>
  36. #include <linux/mmc/sd.h>
  37. #include <linux/mmc/sdio.h>
  38. #include <linux/mmc/slot-gpio.h>
  39. #define MAX_BD_NUM 1024
  40. /*--------------------------------------------------------------------------*/
  41. /* Common Definition */
  42. /*--------------------------------------------------------------------------*/
  43. #define MSDC_BUS_1BITS 0x0
  44. #define MSDC_BUS_4BITS 0x1
  45. #define MSDC_BUS_8BITS 0x2
  46. #define MSDC_BURST_64B 0x6
  47. /*--------------------------------------------------------------------------*/
  48. /* Register Offset */
  49. /*--------------------------------------------------------------------------*/
  50. #define MSDC_CFG 0x0
  51. #define MSDC_IOCON 0x04
  52. #define MSDC_PS 0x08
  53. #define MSDC_INT 0x0c
  54. #define MSDC_INTEN 0x10
  55. #define MSDC_FIFOCS 0x14
  56. #define SDC_CFG 0x30
  57. #define SDC_CMD 0x34
  58. #define SDC_ARG 0x38
  59. #define SDC_STS 0x3c
  60. #define SDC_RESP0 0x40
  61. #define SDC_RESP1 0x44
  62. #define SDC_RESP2 0x48
  63. #define SDC_RESP3 0x4c
  64. #define SDC_BLK_NUM 0x50
  65. #define SDC_ADV_CFG0 0x64
  66. #define EMMC_IOCON 0x7c
  67. #define SDC_ACMD_RESP 0x80
  68. #define DMA_SA_H4BIT 0x8c
  69. #define MSDC_DMA_SA 0x90
  70. #define MSDC_DMA_CTRL 0x98
  71. #define MSDC_DMA_CFG 0x9c
  72. #define MSDC_PATCH_BIT 0xb0
  73. #define MSDC_PATCH_BIT1 0xb4
  74. #define MSDC_PATCH_BIT2 0xb8
  75. #define MSDC_PAD_TUNE 0xec
  76. #define MSDC_PAD_TUNE0 0xf0
  77. #define PAD_DS_TUNE 0x188
  78. #define PAD_CMD_TUNE 0x18c
  79. #define EMMC50_CFG0 0x208
  80. #define EMMC50_CFG3 0x220
  81. #define SDC_FIFO_CFG 0x228
  82. /*--------------------------------------------------------------------------*/
  83. /* Register Mask */
  84. /*--------------------------------------------------------------------------*/
  85. /* MSDC_CFG mask */
  86. #define MSDC_CFG_MODE (0x1 << 0) /* RW */
  87. #define MSDC_CFG_CKPDN (0x1 << 1) /* RW */
  88. #define MSDC_CFG_RST (0x1 << 2) /* RW */
  89. #define MSDC_CFG_PIO (0x1 << 3) /* RW */
  90. #define MSDC_CFG_CKDRVEN (0x1 << 4) /* RW */
  91. #define MSDC_CFG_BV18SDT (0x1 << 5) /* RW */
  92. #define MSDC_CFG_BV18PSS (0x1 << 6) /* R */
  93. #define MSDC_CFG_CKSTB (0x1 << 7) /* R */
  94. #define MSDC_CFG_CKDIV (0xff << 8) /* RW */
  95. #define MSDC_CFG_CKMOD (0x3 << 16) /* RW */
  96. #define MSDC_CFG_HS400_CK_MODE (0x1 << 18) /* RW */
  97. #define MSDC_CFG_HS400_CK_MODE_EXTRA (0x1 << 22) /* RW */
  98. #define MSDC_CFG_CKDIV_EXTRA (0xfff << 8) /* RW */
  99. #define MSDC_CFG_CKMOD_EXTRA (0x3 << 20) /* RW */
  100. /* MSDC_IOCON mask */
  101. #define MSDC_IOCON_SDR104CKS (0x1 << 0) /* RW */
  102. #define MSDC_IOCON_RSPL (0x1 << 1) /* RW */
  103. #define MSDC_IOCON_DSPL (0x1 << 2) /* RW */
  104. #define MSDC_IOCON_DDLSEL (0x1 << 3) /* RW */
  105. #define MSDC_IOCON_DDR50CKD (0x1 << 4) /* RW */
  106. #define MSDC_IOCON_DSPLSEL (0x1 << 5) /* RW */
  107. #define MSDC_IOCON_W_DSPL (0x1 << 8) /* RW */
  108. #define MSDC_IOCON_D0SPL (0x1 << 16) /* RW */
  109. #define MSDC_IOCON_D1SPL (0x1 << 17) /* RW */
  110. #define MSDC_IOCON_D2SPL (0x1 << 18) /* RW */
  111. #define MSDC_IOCON_D3SPL (0x1 << 19) /* RW */
  112. #define MSDC_IOCON_D4SPL (0x1 << 20) /* RW */
  113. #define MSDC_IOCON_D5SPL (0x1 << 21) /* RW */
  114. #define MSDC_IOCON_D6SPL (0x1 << 22) /* RW */
  115. #define MSDC_IOCON_D7SPL (0x1 << 23) /* RW */
  116. #define MSDC_IOCON_RISCSZ (0x3 << 24) /* RW */
  117. /* MSDC_PS mask */
  118. #define MSDC_PS_CDEN (0x1 << 0) /* RW */
  119. #define MSDC_PS_CDSTS (0x1 << 1) /* R */
  120. #define MSDC_PS_CDDEBOUNCE (0xf << 12) /* RW */
  121. #define MSDC_PS_DAT (0xff << 16) /* R */
  122. #define MSDC_PS_CMD (0x1 << 24) /* R */
  123. #define MSDC_PS_WP (0x1 << 31) /* R */
  124. /* MSDC_INT mask */
  125. #define MSDC_INT_MMCIRQ (0x1 << 0) /* W1C */
  126. #define MSDC_INT_CDSC (0x1 << 1) /* W1C */
  127. #define MSDC_INT_ACMDRDY (0x1 << 3) /* W1C */
  128. #define MSDC_INT_ACMDTMO (0x1 << 4) /* W1C */
  129. #define MSDC_INT_ACMDCRCERR (0x1 << 5) /* W1C */
  130. #define MSDC_INT_DMAQ_EMPTY (0x1 << 6) /* W1C */
  131. #define MSDC_INT_SDIOIRQ (0x1 << 7) /* W1C */
  132. #define MSDC_INT_CMDRDY (0x1 << 8) /* W1C */
  133. #define MSDC_INT_CMDTMO (0x1 << 9) /* W1C */
  134. #define MSDC_INT_RSPCRCERR (0x1 << 10) /* W1C */
  135. #define MSDC_INT_CSTA (0x1 << 11) /* R */
  136. #define MSDC_INT_XFER_COMPL (0x1 << 12) /* W1C */
  137. #define MSDC_INT_DXFER_DONE (0x1 << 13) /* W1C */
  138. #define MSDC_INT_DATTMO (0x1 << 14) /* W1C */
  139. #define MSDC_INT_DATCRCERR (0x1 << 15) /* W1C */
  140. #define MSDC_INT_ACMD19_DONE (0x1 << 16) /* W1C */
  141. #define MSDC_INT_DMA_BDCSERR (0x1 << 17) /* W1C */
  142. #define MSDC_INT_DMA_GPDCSERR (0x1 << 18) /* W1C */
  143. #define MSDC_INT_DMA_PROTECT (0x1 << 19) /* W1C */
  144. /* MSDC_INTEN mask */
  145. #define MSDC_INTEN_MMCIRQ (0x1 << 0) /* RW */
  146. #define MSDC_INTEN_CDSC (0x1 << 1) /* RW */
  147. #define MSDC_INTEN_ACMDRDY (0x1 << 3) /* RW */
  148. #define MSDC_INTEN_ACMDTMO (0x1 << 4) /* RW */
  149. #define MSDC_INTEN_ACMDCRCERR (0x1 << 5) /* RW */
  150. #define MSDC_INTEN_DMAQ_EMPTY (0x1 << 6) /* RW */
  151. #define MSDC_INTEN_SDIOIRQ (0x1 << 7) /* RW */
  152. #define MSDC_INTEN_CMDRDY (0x1 << 8) /* RW */
  153. #define MSDC_INTEN_CMDTMO (0x1 << 9) /* RW */
  154. #define MSDC_INTEN_RSPCRCERR (0x1 << 10) /* RW */
  155. #define MSDC_INTEN_CSTA (0x1 << 11) /* RW */
  156. #define MSDC_INTEN_XFER_COMPL (0x1 << 12) /* RW */
  157. #define MSDC_INTEN_DXFER_DONE (0x1 << 13) /* RW */
  158. #define MSDC_INTEN_DATTMO (0x1 << 14) /* RW */
  159. #define MSDC_INTEN_DATCRCERR (0x1 << 15) /* RW */
  160. #define MSDC_INTEN_ACMD19_DONE (0x1 << 16) /* RW */
  161. #define MSDC_INTEN_DMA_BDCSERR (0x1 << 17) /* RW */
  162. #define MSDC_INTEN_DMA_GPDCSERR (0x1 << 18) /* RW */
  163. #define MSDC_INTEN_DMA_PROTECT (0x1 << 19) /* RW */
  164. /* MSDC_FIFOCS mask */
  165. #define MSDC_FIFOCS_RXCNT (0xff << 0) /* R */
  166. #define MSDC_FIFOCS_TXCNT (0xff << 16) /* R */
  167. #define MSDC_FIFOCS_CLR (0x1 << 31) /* RW */
  168. /* SDC_CFG mask */
  169. #define SDC_CFG_SDIOINTWKUP (0x1 << 0) /* RW */
  170. #define SDC_CFG_INSWKUP (0x1 << 1) /* RW */
  171. #define SDC_CFG_BUSWIDTH (0x3 << 16) /* RW */
  172. #define SDC_CFG_SDIO (0x1 << 19) /* RW */
  173. #define SDC_CFG_SDIOIDE (0x1 << 20) /* RW */
  174. #define SDC_CFG_INTATGAP (0x1 << 21) /* RW */
  175. #define SDC_CFG_DTOC (0xff << 24) /* RW */
  176. /* SDC_STS mask */
  177. #define SDC_STS_SDCBUSY (0x1 << 0) /* RW */
  178. #define SDC_STS_CMDBUSY (0x1 << 1) /* RW */
  179. #define SDC_STS_SWR_COMPL (0x1 << 31) /* RW */
  180. /* SDC_ADV_CFG0 mask */
  181. #define SDC_RX_ENHANCE_EN (0x1 << 20) /* RW */
  182. /* DMA_SA_H4BIT mask */
  183. #define DMA_ADDR_HIGH_4BIT (0xf << 0) /* RW */
  184. /* MSDC_DMA_CTRL mask */
  185. #define MSDC_DMA_CTRL_START (0x1 << 0) /* W */
  186. #define MSDC_DMA_CTRL_STOP (0x1 << 1) /* W */
  187. #define MSDC_DMA_CTRL_RESUME (0x1 << 2) /* W */
  188. #define MSDC_DMA_CTRL_MODE (0x1 << 8) /* RW */
  189. #define MSDC_DMA_CTRL_LASTBUF (0x1 << 10) /* RW */
  190. #define MSDC_DMA_CTRL_BRUSTSZ (0x7 << 12) /* RW */
  191. /* MSDC_DMA_CFG mask */
  192. #define MSDC_DMA_CFG_STS (0x1 << 0) /* R */
  193. #define MSDC_DMA_CFG_DECSEN (0x1 << 1) /* RW */
  194. #define MSDC_DMA_CFG_AHBHPROT2 (0x2 << 8) /* RW */
  195. #define MSDC_DMA_CFG_ACTIVEEN (0x2 << 12) /* RW */
  196. #define MSDC_DMA_CFG_CS12B16B (0x1 << 16) /* RW */
  197. /* MSDC_PATCH_BIT mask */
  198. #define MSDC_PATCH_BIT_ODDSUPP (0x1 << 1) /* RW */
  199. #define MSDC_INT_DAT_LATCH_CK_SEL (0x7 << 7)
  200. #define MSDC_CKGEN_MSDC_DLY_SEL (0x1f << 10)
  201. #define MSDC_PATCH_BIT_IODSSEL (0x1 << 16) /* RW */
  202. #define MSDC_PATCH_BIT_IOINTSEL (0x1 << 17) /* RW */
  203. #define MSDC_PATCH_BIT_BUSYDLY (0xf << 18) /* RW */
  204. #define MSDC_PATCH_BIT_WDOD (0xf << 22) /* RW */
  205. #define MSDC_PATCH_BIT_IDRTSEL (0x1 << 26) /* RW */
  206. #define MSDC_PATCH_BIT_CMDFSEL (0x1 << 27) /* RW */
  207. #define MSDC_PATCH_BIT_INTDLSEL (0x1 << 28) /* RW */
  208. #define MSDC_PATCH_BIT_SPCPUSH (0x1 << 29) /* RW */
  209. #define MSDC_PATCH_BIT_DECRCTMO (0x1 << 30) /* RW */
  210. #define MSDC_PATCH_BIT1_CMDTA (0x7 << 3) /* RW */
  211. #define MSDC_PATCH_BIT1_STOP_DLY (0xf << 8) /* RW */
  212. #define MSDC_PATCH_BIT2_CFGRESP (0x1 << 15) /* RW */
  213. #define MSDC_PATCH_BIT2_CFGCRCSTS (0x1 << 28) /* RW */
  214. #define MSDC_PB2_SUPPORT_64G (0x1 << 1) /* RW */
  215. #define MSDC_PB2_RESPWAIT (0x3 << 2) /* RW */
  216. #define MSDC_PB2_RESPSTSENSEL (0x7 << 16) /* RW */
  217. #define MSDC_PB2_CRCSTSENSEL (0x7 << 29) /* RW */
  218. #define MSDC_PAD_TUNE_DATWRDLY (0x1f << 0) /* RW */
  219. #define MSDC_PAD_TUNE_DATRRDLY (0x1f << 8) /* RW */
  220. #define MSDC_PAD_TUNE_CMDRDLY (0x1f << 16) /* RW */
  221. #define MSDC_PAD_TUNE_CMDRRDLY (0x1f << 22) /* RW */
  222. #define MSDC_PAD_TUNE_CLKTDLY (0x1f << 27) /* RW */
  223. #define MSDC_PAD_TUNE_RXDLYSEL (0x1 << 15) /* RW */
  224. #define MSDC_PAD_TUNE_RD_SEL (0x1 << 13) /* RW */
  225. #define MSDC_PAD_TUNE_CMD_SEL (0x1 << 21) /* RW */
  226. #define PAD_DS_TUNE_DLY1 (0x1f << 2) /* RW */
  227. #define PAD_DS_TUNE_DLY2 (0x1f << 7) /* RW */
  228. #define PAD_DS_TUNE_DLY3 (0x1f << 12) /* RW */
  229. #define PAD_CMD_TUNE_RX_DLY3 (0x1f << 1) /* RW */
  230. #define EMMC50_CFG_PADCMD_LATCHCK (0x1 << 0) /* RW */
  231. #define EMMC50_CFG_CRCSTS_EDGE (0x1 << 3) /* RW */
  232. #define EMMC50_CFG_CFCSTS_SEL (0x1 << 4) /* RW */
  233. #define EMMC50_CFG3_OUTS_WR (0x1f << 0) /* RW */
  234. #define SDC_FIFO_CFG_WRVALIDSEL (0x1 << 24) /* RW */
  235. #define SDC_FIFO_CFG_RDVALIDSEL (0x1 << 25) /* RW */
  236. #define REQ_CMD_EIO (0x1 << 0)
  237. #define REQ_CMD_TMO (0x1 << 1)
  238. #define REQ_DAT_ERR (0x1 << 2)
  239. #define REQ_STOP_EIO (0x1 << 3)
  240. #define REQ_STOP_TMO (0x1 << 4)
  241. #define REQ_CMD_BUSY (0x1 << 5)
  242. #define MSDC_PREPARE_FLAG (0x1 << 0)
  243. #define MSDC_ASYNC_FLAG (0x1 << 1)
  244. #define MSDC_MMAP_FLAG (0x1 << 2)
  245. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  246. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  247. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  248. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  249. /*--------------------------------------------------------------------------*/
  250. /* Descriptor Structure */
  251. /*--------------------------------------------------------------------------*/
  252. struct mt_gpdma_desc {
  253. u32 gpd_info;
  254. #define GPDMA_DESC_HWO (0x1 << 0)
  255. #define GPDMA_DESC_BDP (0x1 << 1)
  256. #define GPDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  257. #define GPDMA_DESC_INT (0x1 << 16)
  258. #define GPDMA_DESC_NEXT_H4 (0xf << 24)
  259. #define GPDMA_DESC_PTR_H4 (0xf << 28)
  260. u32 next;
  261. u32 ptr;
  262. u32 gpd_data_len;
  263. #define GPDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  264. #define GPDMA_DESC_EXTLEN (0xff << 16) /* bit16 ~ bit23 */
  265. u32 arg;
  266. u32 blknum;
  267. u32 cmd;
  268. };
  269. struct mt_bdma_desc {
  270. u32 bd_info;
  271. #define BDMA_DESC_EOL (0x1 << 0)
  272. #define BDMA_DESC_CHECKSUM (0xff << 8) /* bit8 ~ bit15 */
  273. #define BDMA_DESC_BLKPAD (0x1 << 17)
  274. #define BDMA_DESC_DWPAD (0x1 << 18)
  275. #define BDMA_DESC_NEXT_H4 (0xf << 24)
  276. #define BDMA_DESC_PTR_H4 (0xf << 28)
  277. u32 next;
  278. u32 ptr;
  279. u32 bd_data_len;
  280. #define BDMA_DESC_BUFLEN (0xffff) /* bit0 ~ bit15 */
  281. };
  282. struct msdc_dma {
  283. struct scatterlist *sg; /* I/O scatter list */
  284. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  285. struct mt_bdma_desc *bd; /* pointer to bd array */
  286. dma_addr_t gpd_addr; /* the physical address of gpd array */
  287. dma_addr_t bd_addr; /* the physical address of bd array */
  288. };
  289. struct msdc_save_para {
  290. u32 msdc_cfg;
  291. u32 iocon;
  292. u32 sdc_cfg;
  293. u32 pad_tune;
  294. u32 patch_bit0;
  295. u32 patch_bit1;
  296. u32 patch_bit2;
  297. u32 pad_ds_tune;
  298. u32 pad_cmd_tune;
  299. u32 emmc50_cfg0;
  300. u32 emmc50_cfg3;
  301. u32 sdc_fifo_cfg;
  302. };
  303. struct mtk_mmc_compatible {
  304. u8 clk_div_bits;
  305. bool hs400_tune; /* only used for MT8173 */
  306. u32 pad_tune_reg;
  307. bool async_fifo;
  308. bool data_tune;
  309. bool busy_check;
  310. bool stop_clk_fix;
  311. bool enhance_rx;
  312. bool support_64g;
  313. };
  314. struct msdc_tune_para {
  315. u32 iocon;
  316. u32 pad_tune;
  317. u32 pad_cmd_tune;
  318. };
  319. struct msdc_delay_phase {
  320. u8 maxlen;
  321. u8 start;
  322. u8 final_phase;
  323. };
  324. struct msdc_host {
  325. struct device *dev;
  326. const struct mtk_mmc_compatible *dev_comp;
  327. struct mmc_host *mmc; /* mmc structure */
  328. int cmd_rsp;
  329. spinlock_t lock;
  330. struct mmc_request *mrq;
  331. struct mmc_command *cmd;
  332. struct mmc_data *data;
  333. int error;
  334. void __iomem *base; /* host base address */
  335. struct msdc_dma dma; /* dma channel */
  336. u64 dma_mask;
  337. u32 timeout_ns; /* data timeout ns */
  338. u32 timeout_clks; /* data timeout clks */
  339. struct pinctrl *pinctrl;
  340. struct pinctrl_state *pins_default;
  341. struct pinctrl_state *pins_uhs;
  342. struct delayed_work req_timeout;
  343. int irq; /* host interrupt */
  344. struct clk *src_clk; /* msdc source clock */
  345. struct clk *h_clk; /* msdc h_clk */
  346. struct clk *src_clk_cg; /* msdc source clock control gate */
  347. u32 mclk; /* mmc subsystem clock frequency */
  348. u32 src_clk_freq; /* source clock frequency */
  349. unsigned char timing;
  350. bool vqmmc_enabled;
  351. u32 latch_ck;
  352. u32 hs400_ds_delay;
  353. u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
  354. u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
  355. bool hs400_cmd_resp_sel_rising;
  356. /* cmd response sample selection for HS400 */
  357. bool hs400_mode; /* current eMMC will run at hs400 mode */
  358. struct msdc_save_para save_para; /* used when gate HCLK */
  359. struct msdc_tune_para def_tune_para; /* default tune setting */
  360. struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
  361. };
  362. static const struct mtk_mmc_compatible mt8135_compat = {
  363. .clk_div_bits = 8,
  364. .hs400_tune = false,
  365. .pad_tune_reg = MSDC_PAD_TUNE,
  366. .async_fifo = false,
  367. .data_tune = false,
  368. .busy_check = false,
  369. .stop_clk_fix = false,
  370. .enhance_rx = false,
  371. .support_64g = false,
  372. };
  373. static const struct mtk_mmc_compatible mt8173_compat = {
  374. .clk_div_bits = 8,
  375. .hs400_tune = true,
  376. .pad_tune_reg = MSDC_PAD_TUNE,
  377. .async_fifo = false,
  378. .data_tune = false,
  379. .busy_check = false,
  380. .stop_clk_fix = false,
  381. .enhance_rx = false,
  382. .support_64g = false,
  383. };
  384. static const struct mtk_mmc_compatible mt2701_compat = {
  385. .clk_div_bits = 12,
  386. .hs400_tune = false,
  387. .pad_tune_reg = MSDC_PAD_TUNE0,
  388. .async_fifo = true,
  389. .data_tune = true,
  390. .busy_check = false,
  391. .stop_clk_fix = false,
  392. .enhance_rx = false,
  393. .support_64g = false,
  394. };
  395. static const struct mtk_mmc_compatible mt2712_compat = {
  396. .clk_div_bits = 12,
  397. .hs400_tune = false,
  398. .pad_tune_reg = MSDC_PAD_TUNE0,
  399. .async_fifo = true,
  400. .data_tune = true,
  401. .busy_check = true,
  402. .stop_clk_fix = true,
  403. .enhance_rx = true,
  404. .support_64g = true,
  405. };
  406. static const struct mtk_mmc_compatible mt7622_compat = {
  407. .clk_div_bits = 12,
  408. .hs400_tune = false,
  409. .pad_tune_reg = MSDC_PAD_TUNE0,
  410. .async_fifo = true,
  411. .data_tune = true,
  412. .busy_check = true,
  413. .stop_clk_fix = true,
  414. .enhance_rx = true,
  415. .support_64g = false,
  416. };
  417. static const struct of_device_id msdc_of_ids[] = {
  418. { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
  419. { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
  420. { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
  421. { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
  422. { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
  423. {}
  424. };
  425. MODULE_DEVICE_TABLE(of, msdc_of_ids);
  426. static void sdr_set_bits(void __iomem *reg, u32 bs)
  427. {
  428. u32 val = readl(reg);
  429. val |= bs;
  430. writel(val, reg);
  431. }
  432. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  433. {
  434. u32 val = readl(reg);
  435. val &= ~bs;
  436. writel(val, reg);
  437. }
  438. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  439. {
  440. unsigned int tv = readl(reg);
  441. tv &= ~field;
  442. tv |= ((val) << (ffs((unsigned int)field) - 1));
  443. writel(tv, reg);
  444. }
  445. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  446. {
  447. unsigned int tv = readl(reg);
  448. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  449. }
  450. static void msdc_reset_hw(struct msdc_host *host)
  451. {
  452. u32 val;
  453. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  454. while (readl(host->base + MSDC_CFG) & MSDC_CFG_RST)
  455. cpu_relax();
  456. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  457. while (readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_CLR)
  458. cpu_relax();
  459. val = readl(host->base + MSDC_INT);
  460. writel(val, host->base + MSDC_INT);
  461. }
  462. static void msdc_cmd_next(struct msdc_host *host,
  463. struct mmc_request *mrq, struct mmc_command *cmd);
  464. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  465. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  466. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  467. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  468. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  469. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  470. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  471. {
  472. u32 i, sum = 0;
  473. for (i = 0; i < len; i++)
  474. sum += buf[i];
  475. return 0xff - (u8) sum;
  476. }
  477. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  478. struct mmc_data *data)
  479. {
  480. unsigned int j, dma_len;
  481. dma_addr_t dma_address;
  482. u32 dma_ctrl;
  483. struct scatterlist *sg;
  484. struct mt_gpdma_desc *gpd;
  485. struct mt_bdma_desc *bd;
  486. sg = data->sg;
  487. gpd = dma->gpd;
  488. bd = dma->bd;
  489. /* modify gpd */
  490. gpd->gpd_info |= GPDMA_DESC_HWO;
  491. gpd->gpd_info |= GPDMA_DESC_BDP;
  492. /* need to clear first. use these bits to calc checksum */
  493. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  494. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  495. /* modify bd */
  496. for_each_sg(data->sg, sg, data->sg_count, j) {
  497. dma_address = sg_dma_address(sg);
  498. dma_len = sg_dma_len(sg);
  499. /* init bd */
  500. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  501. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  502. bd[j].ptr = lower_32_bits(dma_address);
  503. if (host->dev_comp->support_64g) {
  504. bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
  505. bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
  506. << 28;
  507. }
  508. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  509. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  510. if (j == data->sg_count - 1) /* the last bd */
  511. bd[j].bd_info |= BDMA_DESC_EOL;
  512. else
  513. bd[j].bd_info &= ~BDMA_DESC_EOL;
  514. /* checksume need to clear first */
  515. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  516. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  517. }
  518. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  519. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  520. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  521. dma_ctrl |= (MSDC_BURST_64B << 12 | 1 << 8);
  522. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  523. if (host->dev_comp->support_64g)
  524. sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
  525. upper_32_bits(dma->gpd_addr) & 0xf);
  526. writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
  527. }
  528. static void msdc_prepare_data(struct msdc_host *host, struct mmc_request *mrq)
  529. {
  530. struct mmc_data *data = mrq->data;
  531. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  532. data->host_cookie |= MSDC_PREPARE_FLAG;
  533. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  534. mmc_get_dma_dir(data));
  535. }
  536. }
  537. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_request *mrq)
  538. {
  539. struct mmc_data *data = mrq->data;
  540. if (data->host_cookie & MSDC_ASYNC_FLAG)
  541. return;
  542. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  543. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  544. mmc_get_dma_dir(data));
  545. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  546. }
  547. }
  548. /* clock control primitives */
  549. static void msdc_set_timeout(struct msdc_host *host, u32 ns, u32 clks)
  550. {
  551. u32 timeout, clk_ns;
  552. u32 mode = 0;
  553. host->timeout_ns = ns;
  554. host->timeout_clks = clks;
  555. if (host->mmc->actual_clock == 0) {
  556. timeout = 0;
  557. } else {
  558. clk_ns = 1000000000UL / host->mmc->actual_clock;
  559. timeout = (ns + clk_ns - 1) / clk_ns + clks;
  560. /* in 1048576 sclk cycle unit */
  561. timeout = (timeout + (0x1 << 20) - 1) >> 20;
  562. if (host->dev_comp->clk_div_bits == 8)
  563. sdr_get_field(host->base + MSDC_CFG,
  564. MSDC_CFG_CKMOD, &mode);
  565. else
  566. sdr_get_field(host->base + MSDC_CFG,
  567. MSDC_CFG_CKMOD_EXTRA, &mode);
  568. /*DDR mode will double the clk cycles for data timeout */
  569. timeout = mode >= 2 ? timeout * 2 : timeout;
  570. timeout = timeout > 1 ? timeout - 1 : 0;
  571. timeout = timeout > 255 ? 255 : timeout;
  572. }
  573. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, timeout);
  574. }
  575. static void msdc_gate_clock(struct msdc_host *host)
  576. {
  577. clk_disable_unprepare(host->src_clk_cg);
  578. clk_disable_unprepare(host->src_clk);
  579. clk_disable_unprepare(host->h_clk);
  580. }
  581. static void msdc_ungate_clock(struct msdc_host *host)
  582. {
  583. clk_prepare_enable(host->h_clk);
  584. clk_prepare_enable(host->src_clk);
  585. clk_prepare_enable(host->src_clk_cg);
  586. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  587. cpu_relax();
  588. }
  589. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  590. {
  591. u32 mode;
  592. u32 flags;
  593. u32 div;
  594. u32 sclk;
  595. u32 tune_reg = host->dev_comp->pad_tune_reg;
  596. if (!hz) {
  597. dev_dbg(host->dev, "set mclk to 0\n");
  598. host->mclk = 0;
  599. host->mmc->actual_clock = 0;
  600. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  601. return;
  602. }
  603. flags = readl(host->base + MSDC_INTEN);
  604. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  605. if (host->dev_comp->clk_div_bits == 8)
  606. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  607. else
  608. sdr_clr_bits(host->base + MSDC_CFG,
  609. MSDC_CFG_HS400_CK_MODE_EXTRA);
  610. if (timing == MMC_TIMING_UHS_DDR50 ||
  611. timing == MMC_TIMING_MMC_DDR52 ||
  612. timing == MMC_TIMING_MMC_HS400) {
  613. if (timing == MMC_TIMING_MMC_HS400)
  614. mode = 0x3;
  615. else
  616. mode = 0x2; /* ddr mode and use divisor */
  617. if (hz >= (host->src_clk_freq >> 2)) {
  618. div = 0; /* mean div = 1/4 */
  619. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  620. } else {
  621. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  622. sclk = (host->src_clk_freq >> 2) / div;
  623. div = (div >> 1);
  624. }
  625. if (timing == MMC_TIMING_MMC_HS400 &&
  626. hz >= (host->src_clk_freq >> 1)) {
  627. if (host->dev_comp->clk_div_bits == 8)
  628. sdr_set_bits(host->base + MSDC_CFG,
  629. MSDC_CFG_HS400_CK_MODE);
  630. else
  631. sdr_set_bits(host->base + MSDC_CFG,
  632. MSDC_CFG_HS400_CK_MODE_EXTRA);
  633. sclk = host->src_clk_freq >> 1;
  634. div = 0; /* div is ignore when bit18 is set */
  635. }
  636. } else if (hz >= host->src_clk_freq) {
  637. mode = 0x1; /* no divisor */
  638. div = 0;
  639. sclk = host->src_clk_freq;
  640. } else {
  641. mode = 0x0; /* use divisor */
  642. if (hz >= (host->src_clk_freq >> 1)) {
  643. div = 0; /* mean div = 1/2 */
  644. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  645. } else {
  646. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  647. sclk = (host->src_clk_freq >> 2) / div;
  648. }
  649. }
  650. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  651. /*
  652. * As src_clk/HCLK use the same bit to gate/ungate,
  653. * So if want to only gate src_clk, need gate its parent(mux).
  654. */
  655. if (host->src_clk_cg)
  656. clk_disable_unprepare(host->src_clk_cg);
  657. else
  658. clk_disable_unprepare(clk_get_parent(host->src_clk));
  659. if (host->dev_comp->clk_div_bits == 8)
  660. sdr_set_field(host->base + MSDC_CFG,
  661. MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  662. (mode << 8) | div);
  663. else
  664. sdr_set_field(host->base + MSDC_CFG,
  665. MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
  666. (mode << 12) | div);
  667. if (host->src_clk_cg)
  668. clk_prepare_enable(host->src_clk_cg);
  669. else
  670. clk_prepare_enable(clk_get_parent(host->src_clk));
  671. while (!(readl(host->base + MSDC_CFG) & MSDC_CFG_CKSTB))
  672. cpu_relax();
  673. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  674. host->mmc->actual_clock = sclk;
  675. host->mclk = hz;
  676. host->timing = timing;
  677. /* need because clk changed. */
  678. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  679. sdr_set_bits(host->base + MSDC_INTEN, flags);
  680. /*
  681. * mmc_select_hs400() will drop to 50Mhz and High speed mode,
  682. * tune result of hs200/200Mhz is not suitable for 50Mhz
  683. */
  684. if (host->mmc->actual_clock <= 52000000) {
  685. writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
  686. writel(host->def_tune_para.pad_tune, host->base + tune_reg);
  687. } else {
  688. writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
  689. writel(host->saved_tune_para.pad_tune, host->base + tune_reg);
  690. writel(host->saved_tune_para.pad_cmd_tune,
  691. host->base + PAD_CMD_TUNE);
  692. }
  693. if (timing == MMC_TIMING_MMC_HS400 &&
  694. host->dev_comp->hs400_tune)
  695. sdr_set_field(host->base + tune_reg,
  696. MSDC_PAD_TUNE_CMDRRDLY,
  697. host->hs400_cmd_int_delay);
  698. dev_dbg(host->dev, "sclk: %d, timing: %d\n", host->mmc->actual_clock,
  699. timing);
  700. }
  701. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  702. struct mmc_request *mrq, struct mmc_command *cmd)
  703. {
  704. u32 resp;
  705. switch (mmc_resp_type(cmd)) {
  706. /* Actually, R1, R5, R6, R7 are the same */
  707. case MMC_RSP_R1:
  708. resp = 0x1;
  709. break;
  710. case MMC_RSP_R1B:
  711. resp = 0x7;
  712. break;
  713. case MMC_RSP_R2:
  714. resp = 0x2;
  715. break;
  716. case MMC_RSP_R3:
  717. resp = 0x3;
  718. break;
  719. case MMC_RSP_NONE:
  720. default:
  721. resp = 0x0;
  722. break;
  723. }
  724. return resp;
  725. }
  726. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  727. struct mmc_request *mrq, struct mmc_command *cmd)
  728. {
  729. /* rawcmd :
  730. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  731. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  732. */
  733. u32 opcode = cmd->opcode;
  734. u32 resp = msdc_cmd_find_resp(host, mrq, cmd);
  735. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  736. host->cmd_rsp = resp;
  737. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  738. opcode == MMC_STOP_TRANSMISSION)
  739. rawcmd |= (0x1 << 14);
  740. else if (opcode == SD_SWITCH_VOLTAGE)
  741. rawcmd |= (0x1 << 30);
  742. else if (opcode == SD_APP_SEND_SCR ||
  743. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  744. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  745. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  746. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  747. rawcmd |= (0x1 << 11);
  748. if (cmd->data) {
  749. struct mmc_data *data = cmd->data;
  750. if (mmc_op_multi(opcode)) {
  751. if (mmc_card_mmc(host->mmc->card) && mrq->sbc &&
  752. !(mrq->sbc->arg & 0xFFFF0000))
  753. rawcmd |= 0x2 << 28; /* AutoCMD23 */
  754. }
  755. rawcmd |= ((data->blksz & 0xFFF) << 16);
  756. if (data->flags & MMC_DATA_WRITE)
  757. rawcmd |= (0x1 << 13);
  758. if (data->blocks > 1)
  759. rawcmd |= (0x2 << 11);
  760. else
  761. rawcmd |= (0x1 << 11);
  762. /* Always use dma mode */
  763. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  764. if (host->timeout_ns != data->timeout_ns ||
  765. host->timeout_clks != data->timeout_clks)
  766. msdc_set_timeout(host, data->timeout_ns,
  767. data->timeout_clks);
  768. writel(data->blocks, host->base + SDC_BLK_NUM);
  769. }
  770. return rawcmd;
  771. }
  772. static void msdc_start_data(struct msdc_host *host, struct mmc_request *mrq,
  773. struct mmc_command *cmd, struct mmc_data *data)
  774. {
  775. bool read;
  776. WARN_ON(host->data);
  777. host->data = data;
  778. read = data->flags & MMC_DATA_READ;
  779. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  780. msdc_dma_setup(host, &host->dma, data);
  781. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  782. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  783. dev_dbg(host->dev, "DMA start\n");
  784. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  785. __func__, cmd->opcode, data->blocks, read);
  786. }
  787. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  788. struct mmc_command *cmd)
  789. {
  790. u32 *rsp = cmd->resp;
  791. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  792. if (events & MSDC_INT_ACMDRDY) {
  793. cmd->error = 0;
  794. } else {
  795. msdc_reset_hw(host);
  796. if (events & MSDC_INT_ACMDCRCERR) {
  797. cmd->error = -EILSEQ;
  798. host->error |= REQ_STOP_EIO;
  799. } else if (events & MSDC_INT_ACMDTMO) {
  800. cmd->error = -ETIMEDOUT;
  801. host->error |= REQ_STOP_TMO;
  802. }
  803. dev_err(host->dev,
  804. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  805. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  806. }
  807. return cmd->error;
  808. }
  809. static void msdc_track_cmd_data(struct msdc_host *host,
  810. struct mmc_command *cmd, struct mmc_data *data)
  811. {
  812. if (host->error)
  813. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  814. __func__, cmd->opcode, cmd->arg, host->error);
  815. }
  816. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  817. {
  818. unsigned long flags;
  819. /*
  820. * No need check the return value of cancel_delayed_work, as only ONE
  821. * path will go here!
  822. */
  823. cancel_delayed_work(&host->req_timeout);
  824. spin_lock_irqsave(&host->lock, flags);
  825. host->mrq = NULL;
  826. spin_unlock_irqrestore(&host->lock, flags);
  827. msdc_track_cmd_data(host, mrq->cmd, mrq->data);
  828. if (mrq->data)
  829. msdc_unprepare_data(host, mrq);
  830. mmc_request_done(host->mmc, mrq);
  831. }
  832. /* returns true if command is fully handled; returns false otherwise */
  833. static bool msdc_cmd_done(struct msdc_host *host, int events,
  834. struct mmc_request *mrq, struct mmc_command *cmd)
  835. {
  836. bool done = false;
  837. bool sbc_error;
  838. unsigned long flags;
  839. u32 *rsp;
  840. if (mrq->sbc && cmd == mrq->cmd &&
  841. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  842. | MSDC_INT_ACMDTMO)))
  843. msdc_auto_cmd_done(host, events, mrq->sbc);
  844. sbc_error = mrq->sbc && mrq->sbc->error;
  845. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  846. | MSDC_INT_RSPCRCERR
  847. | MSDC_INT_CMDTMO)))
  848. return done;
  849. spin_lock_irqsave(&host->lock, flags);
  850. done = !host->cmd;
  851. host->cmd = NULL;
  852. spin_unlock_irqrestore(&host->lock, flags);
  853. if (done)
  854. return true;
  855. rsp = cmd->resp;
  856. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  857. if (cmd->flags & MMC_RSP_PRESENT) {
  858. if (cmd->flags & MMC_RSP_136) {
  859. rsp[0] = readl(host->base + SDC_RESP3);
  860. rsp[1] = readl(host->base + SDC_RESP2);
  861. rsp[2] = readl(host->base + SDC_RESP1);
  862. rsp[3] = readl(host->base + SDC_RESP0);
  863. } else {
  864. rsp[0] = readl(host->base + SDC_RESP0);
  865. }
  866. }
  867. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  868. if (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
  869. cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
  870. /*
  871. * should not clear fifo/interrupt as the tune data
  872. * may have alreay come.
  873. */
  874. msdc_reset_hw(host);
  875. if (events & MSDC_INT_RSPCRCERR) {
  876. cmd->error = -EILSEQ;
  877. host->error |= REQ_CMD_EIO;
  878. } else if (events & MSDC_INT_CMDTMO) {
  879. cmd->error = -ETIMEDOUT;
  880. host->error |= REQ_CMD_TMO;
  881. }
  882. }
  883. if (cmd->error)
  884. dev_dbg(host->dev,
  885. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  886. __func__, cmd->opcode, cmd->arg, rsp[0],
  887. cmd->error);
  888. msdc_cmd_next(host, mrq, cmd);
  889. return true;
  890. }
  891. /* It is the core layer's responsibility to ensure card status
  892. * is correct before issue a request. but host design do below
  893. * checks recommended.
  894. */
  895. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  896. struct mmc_request *mrq, struct mmc_command *cmd)
  897. {
  898. /* The max busy time we can endure is 20ms */
  899. unsigned long tmo = jiffies + msecs_to_jiffies(20);
  900. while ((readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) &&
  901. time_before(jiffies, tmo))
  902. cpu_relax();
  903. if (readl(host->base + SDC_STS) & SDC_STS_CMDBUSY) {
  904. dev_err(host->dev, "CMD bus busy detected\n");
  905. host->error |= REQ_CMD_BUSY;
  906. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  907. return false;
  908. }
  909. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  910. tmo = jiffies + msecs_to_jiffies(20);
  911. /* R1B or with data, should check SDCBUSY */
  912. while ((readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) &&
  913. time_before(jiffies, tmo))
  914. cpu_relax();
  915. if (readl(host->base + SDC_STS) & SDC_STS_SDCBUSY) {
  916. dev_err(host->dev, "Controller busy detected\n");
  917. host->error |= REQ_CMD_BUSY;
  918. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  919. return false;
  920. }
  921. }
  922. return true;
  923. }
  924. static void msdc_start_command(struct msdc_host *host,
  925. struct mmc_request *mrq, struct mmc_command *cmd)
  926. {
  927. u32 rawcmd;
  928. WARN_ON(host->cmd);
  929. host->cmd = cmd;
  930. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  931. if (!msdc_cmd_is_ready(host, mrq, cmd))
  932. return;
  933. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  934. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  935. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  936. msdc_reset_hw(host);
  937. }
  938. cmd->error = 0;
  939. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  940. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  941. writel(cmd->arg, host->base + SDC_ARG);
  942. writel(rawcmd, host->base + SDC_CMD);
  943. }
  944. static void msdc_cmd_next(struct msdc_host *host,
  945. struct mmc_request *mrq, struct mmc_command *cmd)
  946. {
  947. if ((cmd->error &&
  948. !(cmd->error == -EILSEQ &&
  949. (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  950. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200))) ||
  951. (mrq->sbc && mrq->sbc->error))
  952. msdc_request_done(host, mrq);
  953. else if (cmd == mrq->sbc)
  954. msdc_start_command(host, mrq, mrq->cmd);
  955. else if (!cmd->data)
  956. msdc_request_done(host, mrq);
  957. else
  958. msdc_start_data(host, mrq, cmd, cmd->data);
  959. }
  960. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  961. {
  962. struct msdc_host *host = mmc_priv(mmc);
  963. host->error = 0;
  964. WARN_ON(host->mrq);
  965. host->mrq = mrq;
  966. if (mrq->data)
  967. msdc_prepare_data(host, mrq);
  968. /* if SBC is required, we have HW option and SW option.
  969. * if HW option is enabled, and SBC does not have "special" flags,
  970. * use HW option, otherwise use SW option
  971. */
  972. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  973. (mrq->sbc->arg & 0xFFFF0000)))
  974. msdc_start_command(host, mrq, mrq->sbc);
  975. else
  976. msdc_start_command(host, mrq, mrq->cmd);
  977. }
  978. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  979. {
  980. struct msdc_host *host = mmc_priv(mmc);
  981. struct mmc_data *data = mrq->data;
  982. if (!data)
  983. return;
  984. msdc_prepare_data(host, mrq);
  985. data->host_cookie |= MSDC_ASYNC_FLAG;
  986. }
  987. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  988. int err)
  989. {
  990. struct msdc_host *host = mmc_priv(mmc);
  991. struct mmc_data *data;
  992. data = mrq->data;
  993. if (!data)
  994. return;
  995. if (data->host_cookie) {
  996. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  997. msdc_unprepare_data(host, mrq);
  998. }
  999. }
  1000. static void msdc_data_xfer_next(struct msdc_host *host,
  1001. struct mmc_request *mrq, struct mmc_data *data)
  1002. {
  1003. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  1004. !mrq->sbc)
  1005. msdc_start_command(host, mrq, mrq->stop);
  1006. else
  1007. msdc_request_done(host, mrq);
  1008. }
  1009. static bool msdc_data_xfer_done(struct msdc_host *host, u32 events,
  1010. struct mmc_request *mrq, struct mmc_data *data)
  1011. {
  1012. struct mmc_command *stop;
  1013. unsigned long flags;
  1014. bool done;
  1015. unsigned int check_data = events &
  1016. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  1017. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  1018. | MSDC_INT_DMA_PROTECT);
  1019. spin_lock_irqsave(&host->lock, flags);
  1020. done = !host->data;
  1021. if (check_data)
  1022. host->data = NULL;
  1023. spin_unlock_irqrestore(&host->lock, flags);
  1024. if (done)
  1025. return true;
  1026. stop = data->stop;
  1027. if (check_data || (stop && stop->error)) {
  1028. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  1029. readl(host->base + MSDC_DMA_CFG));
  1030. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  1031. 1);
  1032. while (readl(host->base + MSDC_DMA_CFG) & MSDC_DMA_CFG_STS)
  1033. cpu_relax();
  1034. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  1035. dev_dbg(host->dev, "DMA stop\n");
  1036. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  1037. data->bytes_xfered = data->blocks * data->blksz;
  1038. } else {
  1039. dev_dbg(host->dev, "interrupt events: %x\n", events);
  1040. msdc_reset_hw(host);
  1041. host->error |= REQ_DAT_ERR;
  1042. data->bytes_xfered = 0;
  1043. if (events & MSDC_INT_DATTMO)
  1044. data->error = -ETIMEDOUT;
  1045. else if (events & MSDC_INT_DATCRCERR)
  1046. data->error = -EILSEQ;
  1047. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  1048. __func__, mrq->cmd->opcode, data->blocks);
  1049. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  1050. (int)data->error, data->bytes_xfered);
  1051. }
  1052. msdc_data_xfer_next(host, mrq, data);
  1053. done = true;
  1054. }
  1055. return done;
  1056. }
  1057. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  1058. {
  1059. u32 val = readl(host->base + SDC_CFG);
  1060. val &= ~SDC_CFG_BUSWIDTH;
  1061. switch (width) {
  1062. default:
  1063. case MMC_BUS_WIDTH_1:
  1064. val |= (MSDC_BUS_1BITS << 16);
  1065. break;
  1066. case MMC_BUS_WIDTH_4:
  1067. val |= (MSDC_BUS_4BITS << 16);
  1068. break;
  1069. case MMC_BUS_WIDTH_8:
  1070. val |= (MSDC_BUS_8BITS << 16);
  1071. break;
  1072. }
  1073. writel(val, host->base + SDC_CFG);
  1074. dev_dbg(host->dev, "Bus Width = %d", width);
  1075. }
  1076. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  1077. {
  1078. struct msdc_host *host = mmc_priv(mmc);
  1079. int ret = 0;
  1080. if (!IS_ERR(mmc->supply.vqmmc)) {
  1081. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  1082. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  1083. dev_err(host->dev, "Unsupported signal voltage!\n");
  1084. return -EINVAL;
  1085. }
  1086. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1087. if (ret) {
  1088. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  1089. ret, ios->signal_voltage);
  1090. } else {
  1091. /* Apply different pinctrl settings for different signal voltage */
  1092. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  1093. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  1094. else
  1095. pinctrl_select_state(host->pinctrl, host->pins_default);
  1096. }
  1097. }
  1098. return ret;
  1099. }
  1100. static int msdc_card_busy(struct mmc_host *mmc)
  1101. {
  1102. struct msdc_host *host = mmc_priv(mmc);
  1103. u32 status = readl(host->base + MSDC_PS);
  1104. /* only check if data0 is low */
  1105. return !(status & BIT(16));
  1106. }
  1107. static void msdc_request_timeout(struct work_struct *work)
  1108. {
  1109. struct msdc_host *host = container_of(work, struct msdc_host,
  1110. req_timeout.work);
  1111. /* simulate HW timeout status */
  1112. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  1113. if (host->mrq) {
  1114. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  1115. host->mrq, host->mrq->cmd->opcode);
  1116. if (host->cmd) {
  1117. dev_err(host->dev, "%s: aborting cmd=%d\n",
  1118. __func__, host->cmd->opcode);
  1119. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  1120. host->cmd);
  1121. } else if (host->data) {
  1122. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  1123. __func__, host->mrq->cmd->opcode,
  1124. host->data->blocks);
  1125. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  1126. host->data);
  1127. }
  1128. }
  1129. }
  1130. static irqreturn_t msdc_irq(int irq, void *dev_id)
  1131. {
  1132. struct msdc_host *host = (struct msdc_host *) dev_id;
  1133. while (true) {
  1134. unsigned long flags;
  1135. struct mmc_request *mrq;
  1136. struct mmc_command *cmd;
  1137. struct mmc_data *data;
  1138. u32 events, event_mask;
  1139. spin_lock_irqsave(&host->lock, flags);
  1140. events = readl(host->base + MSDC_INT);
  1141. event_mask = readl(host->base + MSDC_INTEN);
  1142. /* clear interrupts */
  1143. writel(events & event_mask, host->base + MSDC_INT);
  1144. mrq = host->mrq;
  1145. cmd = host->cmd;
  1146. data = host->data;
  1147. spin_unlock_irqrestore(&host->lock, flags);
  1148. if (!(events & event_mask))
  1149. break;
  1150. if (!mrq) {
  1151. dev_err(host->dev,
  1152. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  1153. __func__, events, event_mask);
  1154. WARN_ON(1);
  1155. break;
  1156. }
  1157. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  1158. if (cmd)
  1159. msdc_cmd_done(host, events, mrq, cmd);
  1160. else if (data)
  1161. msdc_data_xfer_done(host, events, mrq, data);
  1162. }
  1163. return IRQ_HANDLED;
  1164. }
  1165. static void msdc_init_hw(struct msdc_host *host)
  1166. {
  1167. u32 val;
  1168. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1169. /* Configure to MMC/SD mode, clock free running */
  1170. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1171. /* Reset */
  1172. msdc_reset_hw(host);
  1173. /* Disable card detection */
  1174. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1175. /* Disable and clear all interrupts */
  1176. writel(0, host->base + MSDC_INTEN);
  1177. val = readl(host->base + MSDC_INT);
  1178. writel(val, host->base + MSDC_INT);
  1179. writel(0, host->base + tune_reg);
  1180. writel(0, host->base + MSDC_IOCON);
  1181. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1182. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1183. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1184. writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
  1185. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1186. if (host->dev_comp->stop_clk_fix) {
  1187. sdr_set_field(host->base + MSDC_PATCH_BIT1,
  1188. MSDC_PATCH_BIT1_STOP_DLY, 3);
  1189. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1190. SDC_FIFO_CFG_WRVALIDSEL);
  1191. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1192. SDC_FIFO_CFG_RDVALIDSEL);
  1193. }
  1194. if (host->dev_comp->busy_check)
  1195. sdr_clr_bits(host->base + MSDC_PATCH_BIT1, (1 << 7));
  1196. if (host->dev_comp->async_fifo) {
  1197. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1198. MSDC_PB2_RESPWAIT, 3);
  1199. if (host->dev_comp->enhance_rx) {
  1200. sdr_set_bits(host->base + SDC_ADV_CFG0,
  1201. SDC_RX_ENHANCE_EN);
  1202. } else {
  1203. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1204. MSDC_PB2_RESPSTSENSEL, 2);
  1205. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1206. MSDC_PB2_CRCSTSENSEL, 2);
  1207. }
  1208. /* use async fifo, then no need tune internal delay */
  1209. sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
  1210. MSDC_PATCH_BIT2_CFGRESP);
  1211. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1212. MSDC_PATCH_BIT2_CFGCRCSTS);
  1213. }
  1214. if (host->dev_comp->support_64g)
  1215. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1216. MSDC_PB2_SUPPORT_64G);
  1217. if (host->dev_comp->data_tune) {
  1218. sdr_set_bits(host->base + tune_reg,
  1219. MSDC_PAD_TUNE_RD_SEL | MSDC_PAD_TUNE_CMD_SEL);
  1220. } else {
  1221. /* choose clock tune */
  1222. sdr_set_bits(host->base + tune_reg, MSDC_PAD_TUNE_RXDLYSEL);
  1223. }
  1224. /* Configure to enable SDIO mode.
  1225. * it's must otherwise sdio cmd5 failed
  1226. */
  1227. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1228. /* disable detect SDIO device interrupt function */
  1229. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1230. /* Configure to default data timeout */
  1231. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1232. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1233. host->def_tune_para.pad_tune = readl(host->base + tune_reg);
  1234. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1235. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1236. dev_dbg(host->dev, "init hardware done!");
  1237. }
  1238. static void msdc_deinit_hw(struct msdc_host *host)
  1239. {
  1240. u32 val;
  1241. /* Disable and clear all interrupts */
  1242. writel(0, host->base + MSDC_INTEN);
  1243. val = readl(host->base + MSDC_INT);
  1244. writel(val, host->base + MSDC_INT);
  1245. }
  1246. /* init gpd and bd list in msdc_drv_probe */
  1247. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1248. {
  1249. struct mt_gpdma_desc *gpd = dma->gpd;
  1250. struct mt_bdma_desc *bd = dma->bd;
  1251. dma_addr_t dma_addr;
  1252. int i;
  1253. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1254. dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1255. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1256. /* gpd->next is must set for desc DMA
  1257. * That's why must alloc 2 gpd structure.
  1258. */
  1259. gpd->next = lower_32_bits(dma_addr);
  1260. if (host->dev_comp->support_64g)
  1261. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1262. dma_addr = dma->bd_addr;
  1263. gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
  1264. if (host->dev_comp->support_64g)
  1265. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
  1266. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1267. for (i = 0; i < (MAX_BD_NUM - 1); i++) {
  1268. dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
  1269. bd[i].next = lower_32_bits(dma_addr);
  1270. if (host->dev_comp->support_64g)
  1271. bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1272. }
  1273. }
  1274. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1275. {
  1276. struct msdc_host *host = mmc_priv(mmc);
  1277. int ret;
  1278. msdc_set_buswidth(host, ios->bus_width);
  1279. /* Suspend/Resume will do power off/on */
  1280. switch (ios->power_mode) {
  1281. case MMC_POWER_UP:
  1282. if (!IS_ERR(mmc->supply.vmmc)) {
  1283. msdc_init_hw(host);
  1284. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1285. ios->vdd);
  1286. if (ret) {
  1287. dev_err(host->dev, "Failed to set vmmc power!\n");
  1288. return;
  1289. }
  1290. }
  1291. break;
  1292. case MMC_POWER_ON:
  1293. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1294. ret = regulator_enable(mmc->supply.vqmmc);
  1295. if (ret)
  1296. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1297. else
  1298. host->vqmmc_enabled = true;
  1299. }
  1300. break;
  1301. case MMC_POWER_OFF:
  1302. if (!IS_ERR(mmc->supply.vmmc))
  1303. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1304. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1305. regulator_disable(mmc->supply.vqmmc);
  1306. host->vqmmc_enabled = false;
  1307. }
  1308. break;
  1309. default:
  1310. break;
  1311. }
  1312. if (host->mclk != ios->clock || host->timing != ios->timing)
  1313. msdc_set_mclk(host, ios->timing, ios->clock);
  1314. }
  1315. static u32 test_delay_bit(u32 delay, u32 bit)
  1316. {
  1317. bit %= PAD_DELAY_MAX;
  1318. return delay & (1 << bit);
  1319. }
  1320. static int get_delay_len(u32 delay, u32 start_bit)
  1321. {
  1322. int i;
  1323. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1324. if (test_delay_bit(delay, start_bit + i) == 0)
  1325. return i;
  1326. }
  1327. return PAD_DELAY_MAX - start_bit;
  1328. }
  1329. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1330. {
  1331. int start = 0, len = 0;
  1332. int start_final = 0, len_final = 0;
  1333. u8 final_phase = 0xff;
  1334. struct msdc_delay_phase delay_phase = { 0, };
  1335. if (delay == 0) {
  1336. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1337. delay_phase.final_phase = final_phase;
  1338. return delay_phase;
  1339. }
  1340. while (start < PAD_DELAY_MAX) {
  1341. len = get_delay_len(delay, start);
  1342. if (len_final < len) {
  1343. start_final = start;
  1344. len_final = len;
  1345. }
  1346. start += len ? len : 1;
  1347. if (len >= 12 && start_final < 4)
  1348. break;
  1349. }
  1350. /* The rule is that to find the smallest delay cell */
  1351. if (start_final == 0)
  1352. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1353. else
  1354. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1355. dev_info(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1356. delay, len_final, final_phase);
  1357. delay_phase.maxlen = len_final;
  1358. delay_phase.start = start_final;
  1359. delay_phase.final_phase = final_phase;
  1360. return delay_phase;
  1361. }
  1362. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1363. {
  1364. struct msdc_host *host = mmc_priv(mmc);
  1365. u32 rise_delay = 0, fall_delay = 0;
  1366. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1367. struct msdc_delay_phase internal_delay_phase;
  1368. u8 final_delay, final_maxlen;
  1369. u32 internal_delay = 0;
  1370. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1371. int cmd_err;
  1372. int i, j;
  1373. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1374. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1375. sdr_set_field(host->base + tune_reg,
  1376. MSDC_PAD_TUNE_CMDRRDLY,
  1377. host->hs200_cmd_int_delay);
  1378. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1379. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1380. sdr_set_field(host->base + tune_reg,
  1381. MSDC_PAD_TUNE_CMDRDLY, i);
  1382. /*
  1383. * Using the same parameters, it may sometimes pass the test,
  1384. * but sometimes it may fail. To make sure the parameters are
  1385. * more stable, we test each set of parameters 3 times.
  1386. */
  1387. for (j = 0; j < 3; j++) {
  1388. mmc_send_tuning(mmc, opcode, &cmd_err);
  1389. if (!cmd_err) {
  1390. rise_delay |= (1 << i);
  1391. } else {
  1392. rise_delay &= ~(1 << i);
  1393. break;
  1394. }
  1395. }
  1396. }
  1397. final_rise_delay = get_best_delay(host, rise_delay);
  1398. /* if rising edge has enough margin, then do not scan falling edge */
  1399. if (final_rise_delay.maxlen >= 12 ||
  1400. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1401. goto skip_fall;
  1402. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1403. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1404. sdr_set_field(host->base + tune_reg,
  1405. MSDC_PAD_TUNE_CMDRDLY, i);
  1406. /*
  1407. * Using the same parameters, it may sometimes pass the test,
  1408. * but sometimes it may fail. To make sure the parameters are
  1409. * more stable, we test each set of parameters 3 times.
  1410. */
  1411. for (j = 0; j < 3; j++) {
  1412. mmc_send_tuning(mmc, opcode, &cmd_err);
  1413. if (!cmd_err) {
  1414. fall_delay |= (1 << i);
  1415. } else {
  1416. fall_delay &= ~(1 << i);
  1417. break;
  1418. }
  1419. }
  1420. }
  1421. final_fall_delay = get_best_delay(host, fall_delay);
  1422. skip_fall:
  1423. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1424. if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
  1425. final_maxlen = final_fall_delay.maxlen;
  1426. if (final_maxlen == final_rise_delay.maxlen) {
  1427. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1428. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1429. final_rise_delay.final_phase);
  1430. final_delay = final_rise_delay.final_phase;
  1431. } else {
  1432. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1433. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1434. final_fall_delay.final_phase);
  1435. final_delay = final_fall_delay.final_phase;
  1436. }
  1437. if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
  1438. goto skip_internal;
  1439. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1440. sdr_set_field(host->base + tune_reg,
  1441. MSDC_PAD_TUNE_CMDRRDLY, i);
  1442. mmc_send_tuning(mmc, opcode, &cmd_err);
  1443. if (!cmd_err)
  1444. internal_delay |= (1 << i);
  1445. }
  1446. dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
  1447. internal_delay_phase = get_best_delay(host, internal_delay);
  1448. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
  1449. internal_delay_phase.final_phase);
  1450. skip_internal:
  1451. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1452. return final_delay == 0xff ? -EIO : 0;
  1453. }
  1454. static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
  1455. {
  1456. struct msdc_host *host = mmc_priv(mmc);
  1457. u32 cmd_delay = 0;
  1458. struct msdc_delay_phase final_cmd_delay = { 0,};
  1459. u8 final_delay;
  1460. int cmd_err;
  1461. int i, j;
  1462. /* select EMMC50 PAD CMD tune */
  1463. sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
  1464. sdr_set_field(host->base + MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2);
  1465. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1466. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1467. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1468. MSDC_PAD_TUNE_CMDRRDLY,
  1469. host->hs200_cmd_int_delay);
  1470. if (host->hs400_cmd_resp_sel_rising)
  1471. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1472. else
  1473. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1474. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1475. sdr_set_field(host->base + PAD_CMD_TUNE,
  1476. PAD_CMD_TUNE_RX_DLY3, i);
  1477. /*
  1478. * Using the same parameters, it may sometimes pass the test,
  1479. * but sometimes it may fail. To make sure the parameters are
  1480. * more stable, we test each set of parameters 3 times.
  1481. */
  1482. for (j = 0; j < 3; j++) {
  1483. mmc_send_tuning(mmc, opcode, &cmd_err);
  1484. if (!cmd_err) {
  1485. cmd_delay |= (1 << i);
  1486. } else {
  1487. cmd_delay &= ~(1 << i);
  1488. break;
  1489. }
  1490. }
  1491. }
  1492. final_cmd_delay = get_best_delay(host, cmd_delay);
  1493. sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
  1494. final_cmd_delay.final_phase);
  1495. final_delay = final_cmd_delay.final_phase;
  1496. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1497. return final_delay == 0xff ? -EIO : 0;
  1498. }
  1499. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1500. {
  1501. struct msdc_host *host = mmc_priv(mmc);
  1502. u32 rise_delay = 0, fall_delay = 0;
  1503. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1504. u8 final_delay, final_maxlen;
  1505. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1506. int i, ret;
  1507. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1508. host->latch_ck);
  1509. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1510. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1511. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1512. sdr_set_field(host->base + tune_reg,
  1513. MSDC_PAD_TUNE_DATRRDLY, i);
  1514. ret = mmc_send_tuning(mmc, opcode, NULL);
  1515. if (!ret)
  1516. rise_delay |= (1 << i);
  1517. }
  1518. final_rise_delay = get_best_delay(host, rise_delay);
  1519. /* if rising edge has enough margin, then do not scan falling edge */
  1520. if (final_rise_delay.maxlen >= 12 ||
  1521. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1522. goto skip_fall;
  1523. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1524. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1525. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1526. sdr_set_field(host->base + tune_reg,
  1527. MSDC_PAD_TUNE_DATRRDLY, i);
  1528. ret = mmc_send_tuning(mmc, opcode, NULL);
  1529. if (!ret)
  1530. fall_delay |= (1 << i);
  1531. }
  1532. final_fall_delay = get_best_delay(host, fall_delay);
  1533. skip_fall:
  1534. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1535. if (final_maxlen == final_rise_delay.maxlen) {
  1536. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1537. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1538. sdr_set_field(host->base + tune_reg,
  1539. MSDC_PAD_TUNE_DATRRDLY,
  1540. final_rise_delay.final_phase);
  1541. final_delay = final_rise_delay.final_phase;
  1542. } else {
  1543. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1544. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1545. sdr_set_field(host->base + tune_reg,
  1546. MSDC_PAD_TUNE_DATRRDLY,
  1547. final_fall_delay.final_phase);
  1548. final_delay = final_fall_delay.final_phase;
  1549. }
  1550. dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
  1551. return final_delay == 0xff ? -EIO : 0;
  1552. }
  1553. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1554. {
  1555. struct msdc_host *host = mmc_priv(mmc);
  1556. int ret;
  1557. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1558. if (host->hs400_mode &&
  1559. host->dev_comp->hs400_tune)
  1560. ret = hs400_tune_response(mmc, opcode);
  1561. else
  1562. ret = msdc_tune_response(mmc, opcode);
  1563. if (ret == -EIO) {
  1564. dev_err(host->dev, "Tune response fail!\n");
  1565. return ret;
  1566. }
  1567. if (host->hs400_mode == false) {
  1568. ret = msdc_tune_data(mmc, opcode);
  1569. if (ret == -EIO)
  1570. dev_err(host->dev, "Tune data fail!\n");
  1571. }
  1572. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1573. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1574. host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1575. return ret;
  1576. }
  1577. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  1578. {
  1579. struct msdc_host *host = mmc_priv(mmc);
  1580. host->hs400_mode = true;
  1581. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  1582. /* hs400 mode must set it to 0 */
  1583. sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
  1584. /* to improve read performance, set outstanding to 2 */
  1585. sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
  1586. return 0;
  1587. }
  1588. static void msdc_hw_reset(struct mmc_host *mmc)
  1589. {
  1590. struct msdc_host *host = mmc_priv(mmc);
  1591. sdr_set_bits(host->base + EMMC_IOCON, 1);
  1592. udelay(10); /* 10us is enough */
  1593. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  1594. }
  1595. static const struct mmc_host_ops mt_msdc_ops = {
  1596. .post_req = msdc_post_req,
  1597. .pre_req = msdc_pre_req,
  1598. .request = msdc_ops_request,
  1599. .set_ios = msdc_ops_set_ios,
  1600. .get_ro = mmc_gpio_get_ro,
  1601. .get_cd = mmc_gpio_get_cd,
  1602. .start_signal_voltage_switch = msdc_ops_switch_volt,
  1603. .card_busy = msdc_card_busy,
  1604. .execute_tuning = msdc_execute_tuning,
  1605. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  1606. .hw_reset = msdc_hw_reset,
  1607. };
  1608. static void msdc_of_property_parse(struct platform_device *pdev,
  1609. struct msdc_host *host)
  1610. {
  1611. of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
  1612. &host->latch_ck);
  1613. of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  1614. &host->hs400_ds_delay);
  1615. of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
  1616. &host->hs200_cmd_int_delay);
  1617. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
  1618. &host->hs400_cmd_int_delay);
  1619. if (of_property_read_bool(pdev->dev.of_node,
  1620. "mediatek,hs400-cmd-resp-sel-rising"))
  1621. host->hs400_cmd_resp_sel_rising = true;
  1622. else
  1623. host->hs400_cmd_resp_sel_rising = false;
  1624. }
  1625. static int msdc_drv_probe(struct platform_device *pdev)
  1626. {
  1627. struct mmc_host *mmc;
  1628. struct msdc_host *host;
  1629. struct resource *res;
  1630. int ret;
  1631. if (!pdev->dev.of_node) {
  1632. dev_err(&pdev->dev, "No DT found\n");
  1633. return -EINVAL;
  1634. }
  1635. /* Allocate MMC host for this device */
  1636. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  1637. if (!mmc)
  1638. return -ENOMEM;
  1639. host = mmc_priv(mmc);
  1640. ret = mmc_of_parse(mmc);
  1641. if (ret)
  1642. goto host_free;
  1643. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1644. host->base = devm_ioremap_resource(&pdev->dev, res);
  1645. if (IS_ERR(host->base)) {
  1646. ret = PTR_ERR(host->base);
  1647. goto host_free;
  1648. }
  1649. ret = mmc_regulator_get_supply(mmc);
  1650. if (ret)
  1651. goto host_free;
  1652. host->src_clk = devm_clk_get(&pdev->dev, "source");
  1653. if (IS_ERR(host->src_clk)) {
  1654. ret = PTR_ERR(host->src_clk);
  1655. goto host_free;
  1656. }
  1657. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  1658. if (IS_ERR(host->h_clk)) {
  1659. ret = PTR_ERR(host->h_clk);
  1660. goto host_free;
  1661. }
  1662. /*source clock control gate is optional clock*/
  1663. host->src_clk_cg = devm_clk_get(&pdev->dev, "source_cg");
  1664. if (IS_ERR(host->src_clk_cg))
  1665. host->src_clk_cg = NULL;
  1666. host->irq = platform_get_irq(pdev, 0);
  1667. if (host->irq < 0) {
  1668. ret = -EINVAL;
  1669. goto host_free;
  1670. }
  1671. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  1672. if (IS_ERR(host->pinctrl)) {
  1673. ret = PTR_ERR(host->pinctrl);
  1674. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  1675. goto host_free;
  1676. }
  1677. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  1678. if (IS_ERR(host->pins_default)) {
  1679. ret = PTR_ERR(host->pins_default);
  1680. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  1681. goto host_free;
  1682. }
  1683. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  1684. if (IS_ERR(host->pins_uhs)) {
  1685. ret = PTR_ERR(host->pins_uhs);
  1686. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  1687. goto host_free;
  1688. }
  1689. msdc_of_property_parse(pdev, host);
  1690. host->dev = &pdev->dev;
  1691. host->dev_comp = of_device_get_match_data(&pdev->dev);
  1692. host->mmc = mmc;
  1693. host->src_clk_freq = clk_get_rate(host->src_clk);
  1694. /* Set host parameters to mmc */
  1695. mmc->ops = &mt_msdc_ops;
  1696. if (host->dev_comp->clk_div_bits == 8)
  1697. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
  1698. else
  1699. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
  1700. mmc->caps |= MMC_CAP_ERASE | MMC_CAP_CMD23;
  1701. /* MMC core transfer sizes tunable parameters */
  1702. mmc->max_segs = MAX_BD_NUM;
  1703. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  1704. mmc->max_blk_size = 2048;
  1705. mmc->max_req_size = 512 * 1024;
  1706. mmc->max_blk_count = mmc->max_req_size / 512;
  1707. if (host->dev_comp->support_64g)
  1708. host->dma_mask = DMA_BIT_MASK(36);
  1709. else
  1710. host->dma_mask = DMA_BIT_MASK(32);
  1711. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  1712. host->timeout_clks = 3 * 1048576;
  1713. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  1714. 2 * sizeof(struct mt_gpdma_desc),
  1715. &host->dma.gpd_addr, GFP_KERNEL);
  1716. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  1717. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1718. &host->dma.bd_addr, GFP_KERNEL);
  1719. if (!host->dma.gpd || !host->dma.bd) {
  1720. ret = -ENOMEM;
  1721. goto release_mem;
  1722. }
  1723. msdc_init_gpd_bd(host, &host->dma);
  1724. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  1725. spin_lock_init(&host->lock);
  1726. platform_set_drvdata(pdev, mmc);
  1727. msdc_ungate_clock(host);
  1728. msdc_init_hw(host);
  1729. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  1730. IRQF_TRIGGER_LOW | IRQF_ONESHOT, pdev->name, host);
  1731. if (ret)
  1732. goto release;
  1733. pm_runtime_set_active(host->dev);
  1734. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  1735. pm_runtime_use_autosuspend(host->dev);
  1736. pm_runtime_enable(host->dev);
  1737. ret = mmc_add_host(mmc);
  1738. if (ret)
  1739. goto end;
  1740. return 0;
  1741. end:
  1742. pm_runtime_disable(host->dev);
  1743. release:
  1744. platform_set_drvdata(pdev, NULL);
  1745. msdc_deinit_hw(host);
  1746. msdc_gate_clock(host);
  1747. release_mem:
  1748. if (host->dma.gpd)
  1749. dma_free_coherent(&pdev->dev,
  1750. 2 * sizeof(struct mt_gpdma_desc),
  1751. host->dma.gpd, host->dma.gpd_addr);
  1752. if (host->dma.bd)
  1753. dma_free_coherent(&pdev->dev,
  1754. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1755. host->dma.bd, host->dma.bd_addr);
  1756. host_free:
  1757. mmc_free_host(mmc);
  1758. return ret;
  1759. }
  1760. static int msdc_drv_remove(struct platform_device *pdev)
  1761. {
  1762. struct mmc_host *mmc;
  1763. struct msdc_host *host;
  1764. mmc = platform_get_drvdata(pdev);
  1765. host = mmc_priv(mmc);
  1766. pm_runtime_get_sync(host->dev);
  1767. platform_set_drvdata(pdev, NULL);
  1768. mmc_remove_host(host->mmc);
  1769. msdc_deinit_hw(host);
  1770. msdc_gate_clock(host);
  1771. pm_runtime_disable(host->dev);
  1772. pm_runtime_put_noidle(host->dev);
  1773. dma_free_coherent(&pdev->dev,
  1774. 2 * sizeof(struct mt_gpdma_desc),
  1775. host->dma.gpd, host->dma.gpd_addr);
  1776. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  1777. host->dma.bd, host->dma.bd_addr);
  1778. mmc_free_host(host->mmc);
  1779. return 0;
  1780. }
  1781. #ifdef CONFIG_PM
  1782. static void msdc_save_reg(struct msdc_host *host)
  1783. {
  1784. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1785. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  1786. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  1787. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  1788. host->save_para.pad_tune = readl(host->base + tune_reg);
  1789. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  1790. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  1791. host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
  1792. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  1793. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  1794. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  1795. host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
  1796. host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
  1797. }
  1798. static void msdc_restore_reg(struct msdc_host *host)
  1799. {
  1800. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1801. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  1802. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  1803. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  1804. writel(host->save_para.pad_tune, host->base + tune_reg);
  1805. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  1806. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  1807. writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
  1808. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  1809. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  1810. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  1811. writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
  1812. writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
  1813. }
  1814. static int msdc_runtime_suspend(struct device *dev)
  1815. {
  1816. struct mmc_host *mmc = dev_get_drvdata(dev);
  1817. struct msdc_host *host = mmc_priv(mmc);
  1818. msdc_save_reg(host);
  1819. msdc_gate_clock(host);
  1820. return 0;
  1821. }
  1822. static int msdc_runtime_resume(struct device *dev)
  1823. {
  1824. struct mmc_host *mmc = dev_get_drvdata(dev);
  1825. struct msdc_host *host = mmc_priv(mmc);
  1826. msdc_ungate_clock(host);
  1827. msdc_restore_reg(host);
  1828. return 0;
  1829. }
  1830. #endif
  1831. static const struct dev_pm_ops msdc_dev_pm_ops = {
  1832. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  1833. pm_runtime_force_resume)
  1834. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  1835. };
  1836. static struct platform_driver mt_msdc_driver = {
  1837. .probe = msdc_drv_probe,
  1838. .remove = msdc_drv_remove,
  1839. .driver = {
  1840. .name = "mtk-msdc",
  1841. .of_match_table = msdc_of_ids,
  1842. .pm = &msdc_dev_pm_ops,
  1843. },
  1844. };
  1845. module_platform_driver(mt_msdc_driver);
  1846. MODULE_LICENSE("GPL v2");
  1847. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");