rtsx_pci_sdmmc.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490
  1. /* Realtek PCI-Express SD/MMC Card Interface driver
  2. *
  3. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/highmem.h>
  24. #include <linux/delay.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/workqueue.h>
  27. #include <linux/mmc/host.h>
  28. #include <linux/mmc/mmc.h>
  29. #include <linux/mmc/sd.h>
  30. #include <linux/mmc/sdio.h>
  31. #include <linux/mmc/card.h>
  32. #include <linux/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. struct realtek_pci_sdmmc {
  35. struct platform_device *pdev;
  36. struct rtsx_pcr *pcr;
  37. struct mmc_host *mmc;
  38. struct mmc_request *mrq;
  39. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  40. struct work_struct work;
  41. struct mutex host_mutex;
  42. u8 ssc_depth;
  43. unsigned int clock;
  44. bool vpclk;
  45. bool double_clk;
  46. bool eject;
  47. bool initial_mode;
  48. int power_state;
  49. #define SDMMC_POWER_ON 1
  50. #define SDMMC_POWER_OFF 0
  51. int sg_count;
  52. s32 cookie;
  53. int cookie_sg_count;
  54. bool using_cookie;
  55. };
  56. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  57. {
  58. return &(host->pdev->dev);
  59. }
  60. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  61. {
  62. rtsx_pci_write_register(host->pcr, CARD_STOP,
  63. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  64. }
  65. #ifdef DEBUG
  66. static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
  67. {
  68. u16 len = end - start + 1;
  69. int i;
  70. u8 data[8];
  71. for (i = 0; i < len; i += 8) {
  72. int j;
  73. int n = min(8, len - i);
  74. memset(&data, 0, sizeof(data));
  75. for (j = 0; j < n; j++)
  76. rtsx_pci_read_register(host->pcr, start + i + j,
  77. data + j);
  78. dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
  79. start + i, n, data);
  80. }
  81. }
  82. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  83. {
  84. dump_reg_range(host, 0xFDA0, 0xFDB3);
  85. dump_reg_range(host, 0xFD52, 0xFD69);
  86. }
  87. #else
  88. #define sd_print_debug_regs(host)
  89. #endif /* DEBUG */
  90. static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
  91. {
  92. return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
  93. }
  94. static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
  95. {
  96. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
  97. SD_CMD_START | cmd->opcode);
  98. rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
  99. }
  100. static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
  101. {
  102. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
  103. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
  104. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
  105. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
  106. }
  107. static int sd_response_type(struct mmc_command *cmd)
  108. {
  109. switch (mmc_resp_type(cmd)) {
  110. case MMC_RSP_NONE:
  111. return SD_RSP_TYPE_R0;
  112. case MMC_RSP_R1:
  113. return SD_RSP_TYPE_R1;
  114. case MMC_RSP_R1_NO_CRC:
  115. return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  116. case MMC_RSP_R1B:
  117. return SD_RSP_TYPE_R1b;
  118. case MMC_RSP_R2:
  119. return SD_RSP_TYPE_R2;
  120. case MMC_RSP_R3:
  121. return SD_RSP_TYPE_R3;
  122. default:
  123. return -EINVAL;
  124. }
  125. }
  126. static int sd_status_index(int resp_type)
  127. {
  128. if (resp_type == SD_RSP_TYPE_R0)
  129. return 0;
  130. else if (resp_type == SD_RSP_TYPE_R2)
  131. return 16;
  132. return 5;
  133. }
  134. /*
  135. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  136. *
  137. * @pre: if called in pre_req()
  138. * return:
  139. * 0 - do dma_map_sg()
  140. * 1 - using cookie
  141. */
  142. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  143. struct mmc_data *data, bool pre)
  144. {
  145. struct rtsx_pcr *pcr = host->pcr;
  146. int read = data->flags & MMC_DATA_READ;
  147. int count = 0;
  148. int using_cookie = 0;
  149. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  150. dev_err(sdmmc_dev(host),
  151. "error: data->host_cookie = %d, host->cookie = %d\n",
  152. data->host_cookie, host->cookie);
  153. data->host_cookie = 0;
  154. }
  155. if (pre || data->host_cookie != host->cookie) {
  156. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  157. } else {
  158. count = host->cookie_sg_count;
  159. using_cookie = 1;
  160. }
  161. if (pre) {
  162. host->cookie_sg_count = count;
  163. if (++host->cookie < 0)
  164. host->cookie = 1;
  165. data->host_cookie = host->cookie;
  166. } else {
  167. host->sg_count = count;
  168. }
  169. return using_cookie;
  170. }
  171. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  172. {
  173. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  174. struct mmc_data *data = mrq->data;
  175. if (data->host_cookie) {
  176. dev_err(sdmmc_dev(host),
  177. "error: reset data->host_cookie = %d\n",
  178. data->host_cookie);
  179. data->host_cookie = 0;
  180. }
  181. sd_pre_dma_transfer(host, data, true);
  182. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  183. }
  184. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  185. int err)
  186. {
  187. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  188. struct rtsx_pcr *pcr = host->pcr;
  189. struct mmc_data *data = mrq->data;
  190. int read = data->flags & MMC_DATA_READ;
  191. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  192. data->host_cookie = 0;
  193. }
  194. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  195. struct mmc_command *cmd)
  196. {
  197. struct rtsx_pcr *pcr = host->pcr;
  198. u8 cmd_idx = (u8)cmd->opcode;
  199. u32 arg = cmd->arg;
  200. int err = 0;
  201. int timeout = 100;
  202. int i;
  203. u8 *ptr;
  204. int rsp_type;
  205. int stat_idx;
  206. bool clock_toggled = false;
  207. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  208. __func__, cmd_idx, arg);
  209. rsp_type = sd_response_type(cmd);
  210. if (rsp_type < 0)
  211. goto out;
  212. stat_idx = sd_status_index(rsp_type);
  213. if (rsp_type == SD_RSP_TYPE_R1b)
  214. timeout = cmd->busy_timeout ? cmd->busy_timeout : 3000;
  215. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  216. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  217. 0xFF, SD_CLK_TOGGLE_EN);
  218. if (err < 0)
  219. goto out;
  220. clock_toggled = true;
  221. }
  222. rtsx_pci_init_cmd(pcr);
  223. sd_cmd_set_sd_cmd(pcr, cmd);
  224. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  225. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  226. 0x01, PINGPONG_BUFFER);
  227. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  228. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  229. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  230. SD_TRANSFER_END | SD_STAT_IDLE,
  231. SD_TRANSFER_END | SD_STAT_IDLE);
  232. if (rsp_type == SD_RSP_TYPE_R2) {
  233. /* Read data from ping-pong buffer */
  234. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  235. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  236. } else if (rsp_type != SD_RSP_TYPE_R0) {
  237. /* Read data from SD_CMDx registers */
  238. for (i = SD_CMD0; i <= SD_CMD4; i++)
  239. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  240. }
  241. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  242. err = rtsx_pci_send_cmd(pcr, timeout);
  243. if (err < 0) {
  244. sd_print_debug_regs(host);
  245. sd_clear_error(host);
  246. dev_dbg(sdmmc_dev(host),
  247. "rtsx_pci_send_cmd error (err = %d)\n", err);
  248. goto out;
  249. }
  250. if (rsp_type == SD_RSP_TYPE_R0) {
  251. err = 0;
  252. goto out;
  253. }
  254. /* Eliminate returned value of CHECK_REG_CMD */
  255. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  256. /* Check (Start,Transmission) bit of Response */
  257. if ((ptr[0] & 0xC0) != 0) {
  258. err = -EILSEQ;
  259. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  260. goto out;
  261. }
  262. /* Check CRC7 */
  263. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  264. if (ptr[stat_idx] & SD_CRC7_ERR) {
  265. err = -EILSEQ;
  266. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  267. goto out;
  268. }
  269. }
  270. if (rsp_type == SD_RSP_TYPE_R2) {
  271. /*
  272. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  273. * of response type R2. Assign dummy CRC, 0, and end bit to the
  274. * byte(ptr[16], goes into the LSB of resp[3] later).
  275. */
  276. ptr[16] = 1;
  277. for (i = 0; i < 4; i++) {
  278. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  279. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  280. i, cmd->resp[i]);
  281. }
  282. } else {
  283. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  284. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  285. cmd->resp[0]);
  286. }
  287. out:
  288. cmd->error = err;
  289. if (err && clock_toggled)
  290. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  291. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  292. }
  293. static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
  294. u16 byte_cnt, u8 *buf, int buf_len, int timeout)
  295. {
  296. struct rtsx_pcr *pcr = host->pcr;
  297. int err;
  298. u8 trans_mode;
  299. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  300. __func__, cmd->opcode, cmd->arg);
  301. if (!buf)
  302. buf_len = 0;
  303. if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
  304. trans_mode = SD_TM_AUTO_TUNING;
  305. else
  306. trans_mode = SD_TM_NORMAL_READ;
  307. rtsx_pci_init_cmd(pcr);
  308. sd_cmd_set_sd_cmd(pcr, cmd);
  309. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  310. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  311. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  312. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  313. if (trans_mode != SD_TM_AUTO_TUNING)
  314. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  315. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  316. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  317. 0xFF, trans_mode | SD_TRANSFER_START);
  318. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  319. SD_TRANSFER_END, SD_TRANSFER_END);
  320. err = rtsx_pci_send_cmd(pcr, timeout);
  321. if (err < 0) {
  322. sd_print_debug_regs(host);
  323. dev_dbg(sdmmc_dev(host),
  324. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  325. return err;
  326. }
  327. if (buf && buf_len) {
  328. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  329. if (err < 0) {
  330. dev_dbg(sdmmc_dev(host),
  331. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  332. return err;
  333. }
  334. }
  335. return 0;
  336. }
  337. static int sd_write_data(struct realtek_pci_sdmmc *host,
  338. struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
  339. int timeout)
  340. {
  341. struct rtsx_pcr *pcr = host->pcr;
  342. int err;
  343. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  344. __func__, cmd->opcode, cmd->arg);
  345. if (!buf)
  346. buf_len = 0;
  347. sd_send_cmd_get_rsp(host, cmd);
  348. if (cmd->error)
  349. return cmd->error;
  350. if (buf && buf_len) {
  351. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  352. if (err < 0) {
  353. dev_dbg(sdmmc_dev(host),
  354. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  355. return err;
  356. }
  357. }
  358. rtsx_pci_init_cmd(pcr);
  359. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  360. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  361. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  362. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
  363. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  364. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  365. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  366. SD_TRANSFER_END, SD_TRANSFER_END);
  367. err = rtsx_pci_send_cmd(pcr, timeout);
  368. if (err < 0) {
  369. sd_print_debug_regs(host);
  370. dev_dbg(sdmmc_dev(host),
  371. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  372. return err;
  373. }
  374. return 0;
  375. }
  376. static int sd_read_long_data(struct realtek_pci_sdmmc *host,
  377. struct mmc_request *mrq)
  378. {
  379. struct rtsx_pcr *pcr = host->pcr;
  380. struct mmc_host *mmc = host->mmc;
  381. struct mmc_card *card = mmc->card;
  382. struct mmc_command *cmd = mrq->cmd;
  383. struct mmc_data *data = mrq->data;
  384. int uhs = mmc_card_uhs(card);
  385. u8 cfg2 = 0;
  386. int err;
  387. int resp_type;
  388. size_t data_len = data->blksz * data->blocks;
  389. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  390. __func__, cmd->opcode, cmd->arg);
  391. resp_type = sd_response_type(cmd);
  392. if (resp_type < 0)
  393. return resp_type;
  394. if (!uhs)
  395. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  396. rtsx_pci_init_cmd(pcr);
  397. sd_cmd_set_sd_cmd(pcr, cmd);
  398. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  399. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  400. DMA_DONE_INT, DMA_DONE_INT);
  401. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  402. 0xFF, (u8)(data_len >> 24));
  403. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  404. 0xFF, (u8)(data_len >> 16));
  405. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  406. 0xFF, (u8)(data_len >> 8));
  407. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  409. 0x03 | DMA_PACK_SIZE_MASK,
  410. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  411. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  412. 0x01, RING_BUFFER);
  413. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
  414. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  415. SD_TRANSFER_START | SD_TM_AUTO_READ_2);
  416. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  417. SD_TRANSFER_END, SD_TRANSFER_END);
  418. rtsx_pci_send_cmd_no_wait(pcr);
  419. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
  420. if (err < 0) {
  421. sd_print_debug_regs(host);
  422. sd_clear_error(host);
  423. return err;
  424. }
  425. return 0;
  426. }
  427. static int sd_write_long_data(struct realtek_pci_sdmmc *host,
  428. struct mmc_request *mrq)
  429. {
  430. struct rtsx_pcr *pcr = host->pcr;
  431. struct mmc_host *mmc = host->mmc;
  432. struct mmc_card *card = mmc->card;
  433. struct mmc_command *cmd = mrq->cmd;
  434. struct mmc_data *data = mrq->data;
  435. int uhs = mmc_card_uhs(card);
  436. u8 cfg2;
  437. int err;
  438. size_t data_len = data->blksz * data->blocks;
  439. sd_send_cmd_get_rsp(host, cmd);
  440. if (cmd->error)
  441. return cmd->error;
  442. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  443. __func__, cmd->opcode, cmd->arg);
  444. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  445. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  446. if (!uhs)
  447. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  448. rtsx_pci_init_cmd(pcr);
  449. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  450. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  451. DMA_DONE_INT, DMA_DONE_INT);
  452. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  453. 0xFF, (u8)(data_len >> 24));
  454. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  455. 0xFF, (u8)(data_len >> 16));
  456. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  457. 0xFF, (u8)(data_len >> 8));
  458. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  459. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  460. 0x03 | DMA_PACK_SIZE_MASK,
  461. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  462. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  463. 0x01, RING_BUFFER);
  464. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  465. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  466. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  467. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  468. SD_TRANSFER_END, SD_TRANSFER_END);
  469. rtsx_pci_send_cmd_no_wait(pcr);
  470. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
  471. if (err < 0) {
  472. sd_clear_error(host);
  473. return err;
  474. }
  475. return 0;
  476. }
  477. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  478. {
  479. struct mmc_data *data = mrq->data;
  480. if (host->sg_count < 0) {
  481. data->error = host->sg_count;
  482. dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
  483. __func__, host->sg_count);
  484. return data->error;
  485. }
  486. if (data->flags & MMC_DATA_READ)
  487. return sd_read_long_data(host, mrq);
  488. return sd_write_long_data(host, mrq);
  489. }
  490. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  491. {
  492. rtsx_pci_write_register(host->pcr, SD_CFG1,
  493. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  494. }
  495. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  496. {
  497. rtsx_pci_write_register(host->pcr, SD_CFG1,
  498. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  499. }
  500. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  501. struct mmc_request *mrq)
  502. {
  503. struct mmc_command *cmd = mrq->cmd;
  504. struct mmc_data *data = mrq->data;
  505. u8 *buf;
  506. buf = kzalloc(data->blksz, GFP_NOIO);
  507. if (!buf) {
  508. cmd->error = -ENOMEM;
  509. return;
  510. }
  511. if (data->flags & MMC_DATA_READ) {
  512. if (host->initial_mode)
  513. sd_disable_initial_mode(host);
  514. cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
  515. data->blksz, 200);
  516. if (host->initial_mode)
  517. sd_enable_initial_mode(host);
  518. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  519. } else {
  520. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  521. cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
  522. data->blksz, 200);
  523. }
  524. kfree(buf);
  525. }
  526. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  527. u8 sample_point, bool rx)
  528. {
  529. struct rtsx_pcr *pcr = host->pcr;
  530. u16 SD_VP_CTL = 0;
  531. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  532. __func__, rx ? "RX" : "TX", sample_point);
  533. rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  534. if (rx) {
  535. SD_VP_CTL = SD_VPRX_CTL;
  536. rtsx_pci_write_register(pcr, SD_VPRX_CTL,
  537. PHASE_SELECT_MASK, sample_point);
  538. } else {
  539. SD_VP_CTL = SD_VPTX_CTL;
  540. rtsx_pci_write_register(pcr, SD_VPTX_CTL,
  541. PHASE_SELECT_MASK, sample_point);
  542. }
  543. rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET, 0);
  544. rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET,
  545. PHASE_NOT_RESET);
  546. rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, 0);
  547. rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  548. return 0;
  549. }
  550. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  551. {
  552. bit %= RTSX_PHASE_MAX;
  553. return phase_map & (1 << bit);
  554. }
  555. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  556. {
  557. int i;
  558. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  559. if (test_phase_bit(phase_map, start_bit + i) == 0)
  560. return i;
  561. }
  562. return RTSX_PHASE_MAX;
  563. }
  564. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  565. {
  566. int start = 0, len = 0;
  567. int start_final = 0, len_final = 0;
  568. u8 final_phase = 0xFF;
  569. if (phase_map == 0) {
  570. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  571. return final_phase;
  572. }
  573. while (start < RTSX_PHASE_MAX) {
  574. len = sd_get_phase_len(phase_map, start);
  575. if (len_final < len) {
  576. start_final = start;
  577. len_final = len;
  578. }
  579. start += len ? len : 1;
  580. }
  581. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  582. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  583. phase_map, len_final, final_phase);
  584. return final_phase;
  585. }
  586. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  587. {
  588. int err, i;
  589. u8 val = 0;
  590. for (i = 0; i < 100; i++) {
  591. err = rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  592. if (val & SD_DATA_IDLE)
  593. return;
  594. udelay(100);
  595. }
  596. }
  597. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  598. u8 opcode, u8 sample_point)
  599. {
  600. int err;
  601. struct mmc_command cmd = {};
  602. struct rtsx_pcr *pcr = host->pcr;
  603. sd_change_phase(host, sample_point, true);
  604. rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN,
  605. SD_RSP_80CLK_TIMEOUT_EN);
  606. cmd.opcode = opcode;
  607. err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
  608. if (err < 0) {
  609. /* Wait till SD DATA IDLE */
  610. sd_wait_data_idle(host);
  611. sd_clear_error(host);
  612. rtsx_pci_write_register(pcr, SD_CFG3,
  613. SD_RSP_80CLK_TIMEOUT_EN, 0);
  614. return err;
  615. }
  616. rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN, 0);
  617. return 0;
  618. }
  619. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  620. u8 opcode, u32 *phase_map)
  621. {
  622. int err, i;
  623. u32 raw_phase_map = 0;
  624. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  625. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  626. if (err == 0)
  627. raw_phase_map |= 1 << i;
  628. }
  629. if (phase_map)
  630. *phase_map = raw_phase_map;
  631. return 0;
  632. }
  633. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  634. {
  635. int err, i;
  636. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  637. u8 final_phase;
  638. for (i = 0; i < RX_TUNING_CNT; i++) {
  639. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  640. if (err < 0)
  641. return err;
  642. if (raw_phase_map[i] == 0)
  643. break;
  644. }
  645. phase_map = 0xFFFFFFFF;
  646. for (i = 0; i < RX_TUNING_CNT; i++) {
  647. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  648. i, raw_phase_map[i]);
  649. phase_map &= raw_phase_map[i];
  650. }
  651. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  652. if (phase_map) {
  653. final_phase = sd_search_final_phase(host, phase_map);
  654. if (final_phase == 0xFF)
  655. return -EINVAL;
  656. err = sd_change_phase(host, final_phase, true);
  657. if (err < 0)
  658. return err;
  659. } else {
  660. return -EINVAL;
  661. }
  662. return 0;
  663. }
  664. static inline int sdio_extblock_cmd(struct mmc_command *cmd,
  665. struct mmc_data *data)
  666. {
  667. return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
  668. }
  669. static inline int sd_rw_cmd(struct mmc_command *cmd)
  670. {
  671. return mmc_op_multi(cmd->opcode) ||
  672. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  673. (cmd->opcode == MMC_WRITE_BLOCK);
  674. }
  675. static void sd_request(struct work_struct *work)
  676. {
  677. struct realtek_pci_sdmmc *host = container_of(work,
  678. struct realtek_pci_sdmmc, work);
  679. struct rtsx_pcr *pcr = host->pcr;
  680. struct mmc_host *mmc = host->mmc;
  681. struct mmc_request *mrq = host->mrq;
  682. struct mmc_command *cmd = mrq->cmd;
  683. struct mmc_data *data = mrq->data;
  684. unsigned int data_size = 0;
  685. int err;
  686. if (host->eject || !sd_get_cd_int(host)) {
  687. cmd->error = -ENOMEDIUM;
  688. goto finish;
  689. }
  690. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  691. if (err) {
  692. cmd->error = err;
  693. goto finish;
  694. }
  695. mutex_lock(&pcr->pcr_mutex);
  696. rtsx_pci_start_run(pcr);
  697. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  698. host->initial_mode, host->double_clk, host->vpclk);
  699. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  700. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  701. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  702. mutex_lock(&host->host_mutex);
  703. host->mrq = mrq;
  704. mutex_unlock(&host->host_mutex);
  705. if (mrq->data)
  706. data_size = data->blocks * data->blksz;
  707. if (!data_size) {
  708. sd_send_cmd_get_rsp(host, cmd);
  709. } else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
  710. cmd->error = sd_rw_multi(host, mrq);
  711. if (!host->using_cookie)
  712. sdmmc_post_req(host->mmc, host->mrq, 0);
  713. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  714. sd_send_cmd_get_rsp(host, mrq->stop);
  715. } else {
  716. sd_normal_rw(host, mrq);
  717. }
  718. if (mrq->data) {
  719. if (cmd->error || data->error)
  720. data->bytes_xfered = 0;
  721. else
  722. data->bytes_xfered = data->blocks * data->blksz;
  723. }
  724. mutex_unlock(&pcr->pcr_mutex);
  725. finish:
  726. if (cmd->error) {
  727. dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
  728. cmd->opcode, cmd->arg, cmd->error);
  729. }
  730. mutex_lock(&host->host_mutex);
  731. host->mrq = NULL;
  732. mutex_unlock(&host->host_mutex);
  733. mmc_request_done(mmc, mrq);
  734. }
  735. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  736. {
  737. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  738. struct mmc_data *data = mrq->data;
  739. mutex_lock(&host->host_mutex);
  740. host->mrq = mrq;
  741. mutex_unlock(&host->host_mutex);
  742. if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
  743. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  744. schedule_work(&host->work);
  745. }
  746. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  747. unsigned char bus_width)
  748. {
  749. int err = 0;
  750. u8 width[] = {
  751. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  752. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  753. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  754. };
  755. if (bus_width <= MMC_BUS_WIDTH_8)
  756. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  757. 0x03, width[bus_width]);
  758. return err;
  759. }
  760. static int sd_power_on(struct realtek_pci_sdmmc *host)
  761. {
  762. struct rtsx_pcr *pcr = host->pcr;
  763. int err;
  764. if (host->power_state == SDMMC_POWER_ON)
  765. return 0;
  766. rtsx_pci_init_cmd(pcr);
  767. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  768. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  769. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  770. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  771. SD_CLK_EN, SD_CLK_EN);
  772. err = rtsx_pci_send_cmd(pcr, 100);
  773. if (err < 0)
  774. return err;
  775. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  776. if (err < 0)
  777. return err;
  778. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  779. if (err < 0)
  780. return err;
  781. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  782. if (err < 0)
  783. return err;
  784. host->power_state = SDMMC_POWER_ON;
  785. return 0;
  786. }
  787. static int sd_power_off(struct realtek_pci_sdmmc *host)
  788. {
  789. struct rtsx_pcr *pcr = host->pcr;
  790. int err;
  791. host->power_state = SDMMC_POWER_OFF;
  792. rtsx_pci_init_cmd(pcr);
  793. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  794. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  795. err = rtsx_pci_send_cmd(pcr, 100);
  796. if (err < 0)
  797. return err;
  798. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  799. if (err < 0)
  800. return err;
  801. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  802. }
  803. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  804. unsigned char power_mode)
  805. {
  806. int err;
  807. if (power_mode == MMC_POWER_OFF)
  808. err = sd_power_off(host);
  809. else
  810. err = sd_power_on(host);
  811. return err;
  812. }
  813. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  814. {
  815. struct rtsx_pcr *pcr = host->pcr;
  816. int err = 0;
  817. rtsx_pci_init_cmd(pcr);
  818. switch (timing) {
  819. case MMC_TIMING_UHS_SDR104:
  820. case MMC_TIMING_UHS_SDR50:
  821. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  822. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  823. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  824. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  825. CLK_LOW_FREQ, CLK_LOW_FREQ);
  826. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  827. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  828. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  829. break;
  830. case MMC_TIMING_MMC_DDR52:
  831. case MMC_TIMING_UHS_DDR50:
  832. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  833. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  834. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  835. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  836. CLK_LOW_FREQ, CLK_LOW_FREQ);
  837. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  838. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  839. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  840. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  841. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  842. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  843. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  844. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  845. break;
  846. case MMC_TIMING_MMC_HS:
  847. case MMC_TIMING_SD_HS:
  848. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  849. 0x0C, SD_20_MODE);
  850. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  851. CLK_LOW_FREQ, CLK_LOW_FREQ);
  852. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  853. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  854. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  855. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  856. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  857. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  858. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  859. break;
  860. default:
  861. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  862. SD_CFG1, 0x0C, SD_20_MODE);
  863. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  864. CLK_LOW_FREQ, CLK_LOW_FREQ);
  865. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  866. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  867. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  868. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  869. SD_PUSH_POINT_CTL, 0xFF, 0);
  870. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  871. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  872. break;
  873. }
  874. err = rtsx_pci_send_cmd(pcr, 100);
  875. return err;
  876. }
  877. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  878. {
  879. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  880. struct rtsx_pcr *pcr = host->pcr;
  881. if (host->eject)
  882. return;
  883. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  884. return;
  885. mutex_lock(&pcr->pcr_mutex);
  886. rtsx_pci_start_run(pcr);
  887. sd_set_bus_width(host, ios->bus_width);
  888. sd_set_power_mode(host, ios->power_mode);
  889. sd_set_timing(host, ios->timing);
  890. host->vpclk = false;
  891. host->double_clk = true;
  892. switch (ios->timing) {
  893. case MMC_TIMING_UHS_SDR104:
  894. case MMC_TIMING_UHS_SDR50:
  895. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  896. host->vpclk = true;
  897. host->double_clk = false;
  898. break;
  899. case MMC_TIMING_MMC_DDR52:
  900. case MMC_TIMING_UHS_DDR50:
  901. case MMC_TIMING_UHS_SDR25:
  902. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  903. break;
  904. default:
  905. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  906. break;
  907. }
  908. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  909. host->clock = ios->clock;
  910. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  911. host->initial_mode, host->double_clk, host->vpclk);
  912. mutex_unlock(&pcr->pcr_mutex);
  913. }
  914. static int sdmmc_get_ro(struct mmc_host *mmc)
  915. {
  916. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  917. struct rtsx_pcr *pcr = host->pcr;
  918. int ro = 0;
  919. u32 val;
  920. if (host->eject)
  921. return -ENOMEDIUM;
  922. mutex_lock(&pcr->pcr_mutex);
  923. rtsx_pci_start_run(pcr);
  924. /* Check SD mechanical write-protect switch */
  925. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  926. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  927. if (val & SD_WRITE_PROTECT)
  928. ro = 1;
  929. mutex_unlock(&pcr->pcr_mutex);
  930. return ro;
  931. }
  932. static int sdmmc_get_cd(struct mmc_host *mmc)
  933. {
  934. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  935. struct rtsx_pcr *pcr = host->pcr;
  936. int cd = 0;
  937. u32 val;
  938. if (host->eject)
  939. return cd;
  940. mutex_lock(&pcr->pcr_mutex);
  941. rtsx_pci_start_run(pcr);
  942. /* Check SD card detect */
  943. val = rtsx_pci_card_exist(pcr);
  944. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  945. if (val & SD_EXIST)
  946. cd = 1;
  947. mutex_unlock(&pcr->pcr_mutex);
  948. return cd;
  949. }
  950. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  951. {
  952. struct rtsx_pcr *pcr = host->pcr;
  953. int err;
  954. u8 stat;
  955. /* Reference to Signal Voltage Switch Sequence in SD spec.
  956. * Wait for a period of time so that the card can drive SD_CMD and
  957. * SD_DAT[3:0] to low after sending back CMD11 response.
  958. */
  959. mdelay(1);
  960. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  961. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  962. * abort the voltage switch sequence;
  963. */
  964. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  965. if (err < 0)
  966. return err;
  967. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  968. SD_DAT1_STATUS | SD_DAT0_STATUS))
  969. return -EINVAL;
  970. /* Stop toggle SD clock */
  971. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  972. 0xFF, SD_CLK_FORCE_STOP);
  973. if (err < 0)
  974. return err;
  975. return 0;
  976. }
  977. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  978. {
  979. struct rtsx_pcr *pcr = host->pcr;
  980. int err;
  981. u8 stat, mask, val;
  982. /* Wait 1.8V output of voltage regulator in card stable */
  983. msleep(50);
  984. /* Toggle SD clock again */
  985. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  986. if (err < 0)
  987. return err;
  988. /* Wait for a period of time so that the card can drive
  989. * SD_DAT[3:0] to high at 1.8V
  990. */
  991. msleep(20);
  992. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  993. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  994. if (err < 0)
  995. return err;
  996. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  997. SD_DAT1_STATUS | SD_DAT0_STATUS;
  998. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  999. SD_DAT1_STATUS | SD_DAT0_STATUS;
  1000. if ((stat & mask) != val) {
  1001. dev_dbg(sdmmc_dev(host),
  1002. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  1003. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1004. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1005. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  1006. return -EINVAL;
  1007. }
  1008. return 0;
  1009. }
  1010. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  1011. {
  1012. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1013. struct rtsx_pcr *pcr = host->pcr;
  1014. int err = 0;
  1015. u8 voltage;
  1016. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  1017. __func__, ios->signal_voltage);
  1018. if (host->eject)
  1019. return -ENOMEDIUM;
  1020. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1021. if (err)
  1022. return err;
  1023. mutex_lock(&pcr->pcr_mutex);
  1024. rtsx_pci_start_run(pcr);
  1025. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  1026. voltage = OUTPUT_3V3;
  1027. else
  1028. voltage = OUTPUT_1V8;
  1029. if (voltage == OUTPUT_1V8) {
  1030. err = sd_wait_voltage_stable_1(host);
  1031. if (err < 0)
  1032. goto out;
  1033. }
  1034. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  1035. if (err < 0)
  1036. goto out;
  1037. if (voltage == OUTPUT_1V8) {
  1038. err = sd_wait_voltage_stable_2(host);
  1039. if (err < 0)
  1040. goto out;
  1041. }
  1042. out:
  1043. /* Stop toggle SD clock in idle */
  1044. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1045. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1046. mutex_unlock(&pcr->pcr_mutex);
  1047. return err;
  1048. }
  1049. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1050. {
  1051. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1052. struct rtsx_pcr *pcr = host->pcr;
  1053. int err = 0;
  1054. if (host->eject)
  1055. return -ENOMEDIUM;
  1056. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1057. if (err)
  1058. return err;
  1059. mutex_lock(&pcr->pcr_mutex);
  1060. rtsx_pci_start_run(pcr);
  1061. /* Set initial TX phase */
  1062. switch (mmc->ios.timing) {
  1063. case MMC_TIMING_UHS_SDR104:
  1064. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1065. break;
  1066. case MMC_TIMING_UHS_SDR50:
  1067. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1068. break;
  1069. case MMC_TIMING_UHS_DDR50:
  1070. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1071. break;
  1072. default:
  1073. err = 0;
  1074. }
  1075. if (err)
  1076. goto out;
  1077. /* Tuning RX phase */
  1078. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1079. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1080. err = sd_tuning_rx(host, opcode);
  1081. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1082. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1083. out:
  1084. mutex_unlock(&pcr->pcr_mutex);
  1085. return err;
  1086. }
  1087. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1088. .pre_req = sdmmc_pre_req,
  1089. .post_req = sdmmc_post_req,
  1090. .request = sdmmc_request,
  1091. .set_ios = sdmmc_set_ios,
  1092. .get_ro = sdmmc_get_ro,
  1093. .get_cd = sdmmc_get_cd,
  1094. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1095. .execute_tuning = sdmmc_execute_tuning,
  1096. };
  1097. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1098. {
  1099. struct mmc_host *mmc = host->mmc;
  1100. struct rtsx_pcr *pcr = host->pcr;
  1101. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1102. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1103. mmc->caps |= MMC_CAP_UHS_SDR50;
  1104. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1105. mmc->caps |= MMC_CAP_UHS_SDR104;
  1106. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1107. mmc->caps |= MMC_CAP_UHS_DDR50;
  1108. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1109. mmc->caps |= MMC_CAP_1_8V_DDR;
  1110. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1111. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1112. }
  1113. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1114. {
  1115. struct mmc_host *mmc = host->mmc;
  1116. mmc->f_min = 250000;
  1117. mmc->f_max = 208000000;
  1118. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1119. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1120. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1121. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 | MMC_CAP_ERASE;
  1122. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE;
  1123. mmc->max_current_330 = 400;
  1124. mmc->max_current_180 = 800;
  1125. mmc->ops = &realtek_pci_sdmmc_ops;
  1126. init_extra_caps(host);
  1127. mmc->max_segs = 256;
  1128. mmc->max_seg_size = 65536;
  1129. mmc->max_blk_size = 512;
  1130. mmc->max_blk_count = 65535;
  1131. mmc->max_req_size = 524288;
  1132. }
  1133. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1134. {
  1135. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1136. host->cookie = -1;
  1137. mmc_detect_change(host->mmc, 0);
  1138. }
  1139. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1140. {
  1141. struct mmc_host *mmc;
  1142. struct realtek_pci_sdmmc *host;
  1143. struct rtsx_pcr *pcr;
  1144. struct pcr_handle *handle = pdev->dev.platform_data;
  1145. if (!handle)
  1146. return -ENXIO;
  1147. pcr = handle->pcr;
  1148. if (!pcr)
  1149. return -ENXIO;
  1150. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1151. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1152. if (!mmc)
  1153. return -ENOMEM;
  1154. host = mmc_priv(mmc);
  1155. host->pcr = pcr;
  1156. host->mmc = mmc;
  1157. host->pdev = pdev;
  1158. host->cookie = -1;
  1159. host->power_state = SDMMC_POWER_OFF;
  1160. INIT_WORK(&host->work, sd_request);
  1161. platform_set_drvdata(pdev, host);
  1162. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1163. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1164. mutex_init(&host->host_mutex);
  1165. realtek_init_host(host);
  1166. mmc_add_host(mmc);
  1167. return 0;
  1168. }
  1169. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1170. {
  1171. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1172. struct rtsx_pcr *pcr;
  1173. struct mmc_host *mmc;
  1174. if (!host)
  1175. return 0;
  1176. pcr = host->pcr;
  1177. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1178. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1179. mmc = host->mmc;
  1180. cancel_work_sync(&host->work);
  1181. mutex_lock(&host->host_mutex);
  1182. if (host->mrq) {
  1183. dev_dbg(&(pdev->dev),
  1184. "%s: Controller removed during transfer\n",
  1185. mmc_hostname(mmc));
  1186. rtsx_pci_complete_unfinished_transfer(pcr);
  1187. host->mrq->cmd->error = -ENOMEDIUM;
  1188. if (host->mrq->stop)
  1189. host->mrq->stop->error = -ENOMEDIUM;
  1190. mmc_request_done(mmc, host->mrq);
  1191. }
  1192. mutex_unlock(&host->host_mutex);
  1193. mmc_remove_host(mmc);
  1194. host->eject = true;
  1195. flush_work(&host->work);
  1196. mmc_free_host(mmc);
  1197. dev_dbg(&(pdev->dev),
  1198. ": Realtek PCI-E SDMMC controller has been removed\n");
  1199. return 0;
  1200. }
  1201. static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1202. {
  1203. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1204. }, {
  1205. /* sentinel */
  1206. }
  1207. };
  1208. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1209. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1210. .probe = rtsx_pci_sdmmc_drv_probe,
  1211. .remove = rtsx_pci_sdmmc_drv_remove,
  1212. .id_table = rtsx_pci_sdmmc_ids,
  1213. .driver = {
  1214. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1215. },
  1216. };
  1217. module_platform_driver(rtsx_pci_sdmmc_driver);
  1218. MODULE_LICENSE("GPL");
  1219. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1220. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");