pci-aardvark.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Aardvark PCIe controller, used on Marvell Armada
  4. * 3700.
  5. *
  6. * Copyright (C) 2016 Marvell
  7. *
  8. * Author: Hezi Shahmoon <hezi.shahmoon@marvell.com>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqdomain.h>
  14. #include <linux/kernel.h>
  15. #include <linux/pci.h>
  16. #include <linux/init.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_pci.h>
  20. #include "../pci.h"
  21. /* PCIe core registers */
  22. #define PCIE_CORE_CMD_STATUS_REG 0x4
  23. #define PCIE_CORE_CMD_IO_ACCESS_EN BIT(0)
  24. #define PCIE_CORE_CMD_MEM_ACCESS_EN BIT(1)
  25. #define PCIE_CORE_CMD_MEM_IO_REQ_EN BIT(2)
  26. #define PCIE_CORE_DEV_CTRL_STATS_REG 0xc8
  27. #define PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE (0 << 4)
  28. #define PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT 5
  29. #define PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE (0 << 11)
  30. #define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT 12
  31. #define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SZ 0x2
  32. #define PCIE_CORE_LINK_CTRL_STAT_REG 0xd0
  33. #define PCIE_CORE_LINK_L0S_ENTRY BIT(0)
  34. #define PCIE_CORE_LINK_TRAINING BIT(5)
  35. #define PCIE_CORE_LINK_WIDTH_SHIFT 20
  36. #define PCIE_CORE_ERR_CAPCTL_REG 0x118
  37. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX BIT(5)
  38. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN BIT(6)
  39. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK BIT(7)
  40. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV BIT(8)
  41. /* PIO registers base address and register offsets */
  42. #define PIO_BASE_ADDR 0x4000
  43. #define PIO_CTRL (PIO_BASE_ADDR + 0x0)
  44. #define PIO_CTRL_TYPE_MASK GENMASK(3, 0)
  45. #define PIO_CTRL_ADDR_WIN_DISABLE BIT(24)
  46. #define PIO_STAT (PIO_BASE_ADDR + 0x4)
  47. #define PIO_COMPLETION_STATUS_SHIFT 7
  48. #define PIO_COMPLETION_STATUS_MASK GENMASK(9, 7)
  49. #define PIO_COMPLETION_STATUS_OK 0
  50. #define PIO_COMPLETION_STATUS_UR 1
  51. #define PIO_COMPLETION_STATUS_CRS 2
  52. #define PIO_COMPLETION_STATUS_CA 4
  53. #define PIO_NON_POSTED_REQ BIT(0)
  54. #define PIO_ADDR_LS (PIO_BASE_ADDR + 0x8)
  55. #define PIO_ADDR_MS (PIO_BASE_ADDR + 0xc)
  56. #define PIO_WR_DATA (PIO_BASE_ADDR + 0x10)
  57. #define PIO_WR_DATA_STRB (PIO_BASE_ADDR + 0x14)
  58. #define PIO_RD_DATA (PIO_BASE_ADDR + 0x18)
  59. #define PIO_START (PIO_BASE_ADDR + 0x1c)
  60. #define PIO_ISR (PIO_BASE_ADDR + 0x20)
  61. #define PIO_ISRM (PIO_BASE_ADDR + 0x24)
  62. /* Aardvark Control registers */
  63. #define CONTROL_BASE_ADDR 0x4800
  64. #define PCIE_CORE_CTRL0_REG (CONTROL_BASE_ADDR + 0x0)
  65. #define PCIE_GEN_SEL_MSK 0x3
  66. #define PCIE_GEN_SEL_SHIFT 0x0
  67. #define SPEED_GEN_1 0
  68. #define SPEED_GEN_2 1
  69. #define SPEED_GEN_3 2
  70. #define IS_RC_MSK 1
  71. #define IS_RC_SHIFT 2
  72. #define LANE_CNT_MSK 0x18
  73. #define LANE_CNT_SHIFT 0x3
  74. #define LANE_COUNT_1 (0 << LANE_CNT_SHIFT)
  75. #define LANE_COUNT_2 (1 << LANE_CNT_SHIFT)
  76. #define LANE_COUNT_4 (2 << LANE_CNT_SHIFT)
  77. #define LANE_COUNT_8 (3 << LANE_CNT_SHIFT)
  78. #define LINK_TRAINING_EN BIT(6)
  79. #define LEGACY_INTA BIT(28)
  80. #define LEGACY_INTB BIT(29)
  81. #define LEGACY_INTC BIT(30)
  82. #define LEGACY_INTD BIT(31)
  83. #define PCIE_CORE_CTRL1_REG (CONTROL_BASE_ADDR + 0x4)
  84. #define HOT_RESET_GEN BIT(0)
  85. #define PCIE_CORE_CTRL2_REG (CONTROL_BASE_ADDR + 0x8)
  86. #define PCIE_CORE_CTRL2_RESERVED 0x7
  87. #define PCIE_CORE_CTRL2_TD_ENABLE BIT(4)
  88. #define PCIE_CORE_CTRL2_STRICT_ORDER_ENABLE BIT(5)
  89. #define PCIE_CORE_CTRL2_OB_WIN_ENABLE BIT(6)
  90. #define PCIE_CORE_CTRL2_MSI_ENABLE BIT(10)
  91. #define PCIE_ISR0_REG (CONTROL_BASE_ADDR + 0x40)
  92. #define PCIE_ISR0_MASK_REG (CONTROL_BASE_ADDR + 0x44)
  93. #define PCIE_ISR0_MSI_INT_PENDING BIT(24)
  94. #define PCIE_ISR0_INTX_ASSERT(val) BIT(16 + (val))
  95. #define PCIE_ISR0_INTX_DEASSERT(val) BIT(20 + (val))
  96. #define PCIE_ISR0_ALL_MASK GENMASK(26, 0)
  97. #define PCIE_ISR1_REG (CONTROL_BASE_ADDR + 0x48)
  98. #define PCIE_ISR1_MASK_REG (CONTROL_BASE_ADDR + 0x4C)
  99. #define PCIE_ISR1_POWER_STATE_CHANGE BIT(4)
  100. #define PCIE_ISR1_FLUSH BIT(5)
  101. #define PCIE_ISR1_INTX_ASSERT(val) BIT(8 + (val))
  102. #define PCIE_ISR1_ALL_MASK GENMASK(11, 4)
  103. #define PCIE_MSI_ADDR_LOW_REG (CONTROL_BASE_ADDR + 0x50)
  104. #define PCIE_MSI_ADDR_HIGH_REG (CONTROL_BASE_ADDR + 0x54)
  105. #define PCIE_MSI_STATUS_REG (CONTROL_BASE_ADDR + 0x58)
  106. #define PCIE_MSI_MASK_REG (CONTROL_BASE_ADDR + 0x5C)
  107. #define PCIE_MSI_PAYLOAD_REG (CONTROL_BASE_ADDR + 0x9C)
  108. /* LMI registers base address and register offsets */
  109. #define LMI_BASE_ADDR 0x6000
  110. #define CFG_REG (LMI_BASE_ADDR + 0x0)
  111. #define LTSSM_SHIFT 24
  112. #define LTSSM_MASK 0x3f
  113. #define LTSSM_L0 0x10
  114. #define RC_BAR_CONFIG 0x300
  115. /* PCIe core controller registers */
  116. #define CTRL_CORE_BASE_ADDR 0x18000
  117. #define CTRL_CONFIG_REG (CTRL_CORE_BASE_ADDR + 0x0)
  118. #define CTRL_MODE_SHIFT 0x0
  119. #define CTRL_MODE_MASK 0x1
  120. #define PCIE_CORE_MODE_DIRECT 0x0
  121. #define PCIE_CORE_MODE_COMMAND 0x1
  122. /* PCIe Central Interrupts Registers */
  123. #define CENTRAL_INT_BASE_ADDR 0x1b000
  124. #define HOST_CTRL_INT_STATUS_REG (CENTRAL_INT_BASE_ADDR + 0x0)
  125. #define HOST_CTRL_INT_MASK_REG (CENTRAL_INT_BASE_ADDR + 0x4)
  126. #define PCIE_IRQ_CMDQ_INT BIT(0)
  127. #define PCIE_IRQ_MSI_STATUS_INT BIT(1)
  128. #define PCIE_IRQ_CMD_SENT_DONE BIT(3)
  129. #define PCIE_IRQ_DMA_INT BIT(4)
  130. #define PCIE_IRQ_IB_DXFERDONE BIT(5)
  131. #define PCIE_IRQ_OB_DXFERDONE BIT(6)
  132. #define PCIE_IRQ_OB_RXFERDONE BIT(7)
  133. #define PCIE_IRQ_COMPQ_INT BIT(12)
  134. #define PCIE_IRQ_DIR_RD_DDR_DET BIT(13)
  135. #define PCIE_IRQ_DIR_WR_DDR_DET BIT(14)
  136. #define PCIE_IRQ_CORE_INT BIT(16)
  137. #define PCIE_IRQ_CORE_INT_PIO BIT(17)
  138. #define PCIE_IRQ_DPMU_INT BIT(18)
  139. #define PCIE_IRQ_PCIE_MIS_INT BIT(19)
  140. #define PCIE_IRQ_MSI_INT1_DET BIT(20)
  141. #define PCIE_IRQ_MSI_INT2_DET BIT(21)
  142. #define PCIE_IRQ_RC_DBELL_DET BIT(22)
  143. #define PCIE_IRQ_EP_STATUS BIT(23)
  144. #define PCIE_IRQ_ALL_MASK 0xfff0fb
  145. #define PCIE_IRQ_ENABLE_INTS_MASK PCIE_IRQ_CORE_INT
  146. /* Transaction types */
  147. #define PCIE_CONFIG_RD_TYPE0 0x8
  148. #define PCIE_CONFIG_RD_TYPE1 0x9
  149. #define PCIE_CONFIG_WR_TYPE0 0xa
  150. #define PCIE_CONFIG_WR_TYPE1 0xb
  151. #define PCIE_CONF_BUS(bus) (((bus) & 0xff) << 20)
  152. #define PCIE_CONF_DEV(dev) (((dev) & 0x1f) << 15)
  153. #define PCIE_CONF_FUNC(fun) (((fun) & 0x7) << 12)
  154. #define PCIE_CONF_REG(reg) ((reg) & 0xffc)
  155. #define PCIE_CONF_ADDR(bus, devfn, where) \
  156. (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
  157. PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where))
  158. #define PIO_TIMEOUT_MS 1
  159. #define LINK_WAIT_MAX_RETRIES 10
  160. #define LINK_WAIT_USLEEP_MIN 90000
  161. #define LINK_WAIT_USLEEP_MAX 100000
  162. #define MSI_IRQ_NUM 32
  163. struct advk_pcie {
  164. struct platform_device *pdev;
  165. void __iomem *base;
  166. struct list_head resources;
  167. struct irq_domain *irq_domain;
  168. struct irq_chip irq_chip;
  169. struct irq_domain *msi_domain;
  170. struct irq_domain *msi_inner_domain;
  171. struct irq_chip msi_bottom_irq_chip;
  172. struct irq_chip msi_irq_chip;
  173. struct msi_domain_info msi_domain_info;
  174. DECLARE_BITMAP(msi_used, MSI_IRQ_NUM);
  175. struct mutex msi_used_lock;
  176. u16 msi_msg;
  177. int root_bus_nr;
  178. };
  179. static inline void advk_writel(struct advk_pcie *pcie, u32 val, u64 reg)
  180. {
  181. writel(val, pcie->base + reg);
  182. }
  183. static inline u32 advk_readl(struct advk_pcie *pcie, u64 reg)
  184. {
  185. return readl(pcie->base + reg);
  186. }
  187. static int advk_pcie_link_up(struct advk_pcie *pcie)
  188. {
  189. u32 val, ltssm_state;
  190. val = advk_readl(pcie, CFG_REG);
  191. ltssm_state = (val >> LTSSM_SHIFT) & LTSSM_MASK;
  192. return ltssm_state >= LTSSM_L0;
  193. }
  194. static int advk_pcie_wait_for_link(struct advk_pcie *pcie)
  195. {
  196. struct device *dev = &pcie->pdev->dev;
  197. int retries;
  198. /* check if the link is up or not */
  199. for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
  200. if (advk_pcie_link_up(pcie)) {
  201. dev_info(dev, "link up\n");
  202. return 0;
  203. }
  204. usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
  205. }
  206. dev_err(dev, "link never came up\n");
  207. return -ETIMEDOUT;
  208. }
  209. static void advk_pcie_setup_hw(struct advk_pcie *pcie)
  210. {
  211. u32 reg;
  212. /* Set to Direct mode */
  213. reg = advk_readl(pcie, CTRL_CONFIG_REG);
  214. reg &= ~(CTRL_MODE_MASK << CTRL_MODE_SHIFT);
  215. reg |= ((PCIE_CORE_MODE_DIRECT & CTRL_MODE_MASK) << CTRL_MODE_SHIFT);
  216. advk_writel(pcie, reg, CTRL_CONFIG_REG);
  217. /* Set PCI global control register to RC mode */
  218. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  219. reg |= (IS_RC_MSK << IS_RC_SHIFT);
  220. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  221. /* Set Advanced Error Capabilities and Control PF0 register */
  222. reg = PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX |
  223. PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN |
  224. PCIE_CORE_ERR_CAPCTL_ECRC_CHCK |
  225. PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV;
  226. advk_writel(pcie, reg, PCIE_CORE_ERR_CAPCTL_REG);
  227. /* Set PCIe Device Control and Status 1 PF0 register */
  228. reg = PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE |
  229. (7 << PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT) |
  230. PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE |
  231. (PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SZ <<
  232. PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT);
  233. advk_writel(pcie, reg, PCIE_CORE_DEV_CTRL_STATS_REG);
  234. /* Program PCIe Control 2 to disable strict ordering */
  235. reg = PCIE_CORE_CTRL2_RESERVED |
  236. PCIE_CORE_CTRL2_TD_ENABLE;
  237. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  238. /* Set GEN2 */
  239. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  240. reg &= ~PCIE_GEN_SEL_MSK;
  241. reg |= SPEED_GEN_2;
  242. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  243. /* Set lane X1 */
  244. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  245. reg &= ~LANE_CNT_MSK;
  246. reg |= LANE_COUNT_1;
  247. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  248. /* Enable link training */
  249. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  250. reg |= LINK_TRAINING_EN;
  251. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  252. /* Enable MSI */
  253. reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
  254. reg |= PCIE_CORE_CTRL2_MSI_ENABLE;
  255. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  256. /* Clear all interrupts */
  257. advk_writel(pcie, PCIE_ISR0_ALL_MASK, PCIE_ISR0_REG);
  258. advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_REG);
  259. advk_writel(pcie, PCIE_IRQ_ALL_MASK, HOST_CTRL_INT_STATUS_REG);
  260. /* Disable All ISR0/1 Sources */
  261. reg = PCIE_ISR0_ALL_MASK;
  262. reg &= ~PCIE_ISR0_MSI_INT_PENDING;
  263. advk_writel(pcie, reg, PCIE_ISR0_MASK_REG);
  264. advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_MASK_REG);
  265. /* Unmask all MSI's */
  266. advk_writel(pcie, 0, PCIE_MSI_MASK_REG);
  267. /* Enable summary interrupt for GIC SPI source */
  268. reg = PCIE_IRQ_ALL_MASK & (~PCIE_IRQ_ENABLE_INTS_MASK);
  269. advk_writel(pcie, reg, HOST_CTRL_INT_MASK_REG);
  270. reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
  271. reg |= PCIE_CORE_CTRL2_OB_WIN_ENABLE;
  272. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  273. /* Bypass the address window mapping for PIO */
  274. reg = advk_readl(pcie, PIO_CTRL);
  275. reg |= PIO_CTRL_ADDR_WIN_DISABLE;
  276. advk_writel(pcie, reg, PIO_CTRL);
  277. /* Start link training */
  278. reg = advk_readl(pcie, PCIE_CORE_LINK_CTRL_STAT_REG);
  279. reg |= PCIE_CORE_LINK_TRAINING;
  280. advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
  281. advk_pcie_wait_for_link(pcie);
  282. reg = advk_readl(pcie, PCIE_CORE_CMD_STATUS_REG);
  283. reg |= PCIE_CORE_CMD_MEM_ACCESS_EN |
  284. PCIE_CORE_CMD_IO_ACCESS_EN |
  285. PCIE_CORE_CMD_MEM_IO_REQ_EN;
  286. advk_writel(pcie, reg, PCIE_CORE_CMD_STATUS_REG);
  287. }
  288. static void advk_pcie_check_pio_status(struct advk_pcie *pcie)
  289. {
  290. struct device *dev = &pcie->pdev->dev;
  291. u32 reg;
  292. unsigned int status;
  293. char *strcomp_status, *str_posted;
  294. reg = advk_readl(pcie, PIO_STAT);
  295. status = (reg & PIO_COMPLETION_STATUS_MASK) >>
  296. PIO_COMPLETION_STATUS_SHIFT;
  297. if (!status)
  298. return;
  299. switch (status) {
  300. case PIO_COMPLETION_STATUS_UR:
  301. strcomp_status = "UR";
  302. break;
  303. case PIO_COMPLETION_STATUS_CRS:
  304. strcomp_status = "CRS";
  305. break;
  306. case PIO_COMPLETION_STATUS_CA:
  307. strcomp_status = "CA";
  308. break;
  309. default:
  310. strcomp_status = "Unknown";
  311. break;
  312. }
  313. if (reg & PIO_NON_POSTED_REQ)
  314. str_posted = "Non-posted";
  315. else
  316. str_posted = "Posted";
  317. dev_err(dev, "%s PIO Response Status: %s, %#x @ %#x\n",
  318. str_posted, strcomp_status, reg, advk_readl(pcie, PIO_ADDR_LS));
  319. }
  320. static int advk_pcie_wait_pio(struct advk_pcie *pcie)
  321. {
  322. struct device *dev = &pcie->pdev->dev;
  323. unsigned long timeout;
  324. timeout = jiffies + msecs_to_jiffies(PIO_TIMEOUT_MS);
  325. while (time_before(jiffies, timeout)) {
  326. u32 start, isr;
  327. start = advk_readl(pcie, PIO_START);
  328. isr = advk_readl(pcie, PIO_ISR);
  329. if (!start && isr)
  330. return 0;
  331. }
  332. dev_err(dev, "config read/write timed out\n");
  333. return -ETIMEDOUT;
  334. }
  335. static bool advk_pcie_valid_device(struct advk_pcie *pcie, struct pci_bus *bus,
  336. int devfn)
  337. {
  338. if ((bus->number == pcie->root_bus_nr) && PCI_SLOT(devfn) != 0)
  339. return false;
  340. return true;
  341. }
  342. static int advk_pcie_rd_conf(struct pci_bus *bus, u32 devfn,
  343. int where, int size, u32 *val)
  344. {
  345. struct advk_pcie *pcie = bus->sysdata;
  346. u32 reg;
  347. int ret;
  348. if (!advk_pcie_valid_device(pcie, bus, devfn)) {
  349. *val = 0xffffffff;
  350. return PCIBIOS_DEVICE_NOT_FOUND;
  351. }
  352. /* Start PIO */
  353. advk_writel(pcie, 0, PIO_START);
  354. advk_writel(pcie, 1, PIO_ISR);
  355. /* Program the control register */
  356. reg = advk_readl(pcie, PIO_CTRL);
  357. reg &= ~PIO_CTRL_TYPE_MASK;
  358. if (bus->number == pcie->root_bus_nr)
  359. reg |= PCIE_CONFIG_RD_TYPE0;
  360. else
  361. reg |= PCIE_CONFIG_RD_TYPE1;
  362. advk_writel(pcie, reg, PIO_CTRL);
  363. /* Program the address registers */
  364. reg = PCIE_CONF_ADDR(bus->number, devfn, where);
  365. advk_writel(pcie, reg, PIO_ADDR_LS);
  366. advk_writel(pcie, 0, PIO_ADDR_MS);
  367. /* Program the data strobe */
  368. advk_writel(pcie, 0xf, PIO_WR_DATA_STRB);
  369. /* Start the transfer */
  370. advk_writel(pcie, 1, PIO_START);
  371. ret = advk_pcie_wait_pio(pcie);
  372. if (ret < 0)
  373. return PCIBIOS_SET_FAILED;
  374. advk_pcie_check_pio_status(pcie);
  375. /* Get the read result */
  376. *val = advk_readl(pcie, PIO_RD_DATA);
  377. if (size == 1)
  378. *val = (*val >> (8 * (where & 3))) & 0xff;
  379. else if (size == 2)
  380. *val = (*val >> (8 * (where & 3))) & 0xffff;
  381. return PCIBIOS_SUCCESSFUL;
  382. }
  383. static int advk_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  384. int where, int size, u32 val)
  385. {
  386. struct advk_pcie *pcie = bus->sysdata;
  387. u32 reg;
  388. u32 data_strobe = 0x0;
  389. int offset;
  390. int ret;
  391. if (!advk_pcie_valid_device(pcie, bus, devfn))
  392. return PCIBIOS_DEVICE_NOT_FOUND;
  393. if (where % size)
  394. return PCIBIOS_SET_FAILED;
  395. /* Start PIO */
  396. advk_writel(pcie, 0, PIO_START);
  397. advk_writel(pcie, 1, PIO_ISR);
  398. /* Program the control register */
  399. reg = advk_readl(pcie, PIO_CTRL);
  400. reg &= ~PIO_CTRL_TYPE_MASK;
  401. if (bus->number == pcie->root_bus_nr)
  402. reg |= PCIE_CONFIG_WR_TYPE0;
  403. else
  404. reg |= PCIE_CONFIG_WR_TYPE1;
  405. advk_writel(pcie, reg, PIO_CTRL);
  406. /* Program the address registers */
  407. reg = PCIE_CONF_ADDR(bus->number, devfn, where);
  408. advk_writel(pcie, reg, PIO_ADDR_LS);
  409. advk_writel(pcie, 0, PIO_ADDR_MS);
  410. /* Calculate the write strobe */
  411. offset = where & 0x3;
  412. reg = val << (8 * offset);
  413. data_strobe = GENMASK(size - 1, 0) << offset;
  414. /* Program the data register */
  415. advk_writel(pcie, reg, PIO_WR_DATA);
  416. /* Program the data strobe */
  417. advk_writel(pcie, data_strobe, PIO_WR_DATA_STRB);
  418. /* Start the transfer */
  419. advk_writel(pcie, 1, PIO_START);
  420. ret = advk_pcie_wait_pio(pcie);
  421. if (ret < 0)
  422. return PCIBIOS_SET_FAILED;
  423. advk_pcie_check_pio_status(pcie);
  424. return PCIBIOS_SUCCESSFUL;
  425. }
  426. static struct pci_ops advk_pcie_ops = {
  427. .read = advk_pcie_rd_conf,
  428. .write = advk_pcie_wr_conf,
  429. };
  430. static void advk_msi_irq_compose_msi_msg(struct irq_data *data,
  431. struct msi_msg *msg)
  432. {
  433. struct advk_pcie *pcie = irq_data_get_irq_chip_data(data);
  434. phys_addr_t msi_msg = virt_to_phys(&pcie->msi_msg);
  435. msg->address_lo = lower_32_bits(msi_msg);
  436. msg->address_hi = upper_32_bits(msi_msg);
  437. msg->data = data->irq;
  438. }
  439. static int advk_msi_set_affinity(struct irq_data *irq_data,
  440. const struct cpumask *mask, bool force)
  441. {
  442. return -EINVAL;
  443. }
  444. static int advk_msi_irq_domain_alloc(struct irq_domain *domain,
  445. unsigned int virq,
  446. unsigned int nr_irqs, void *args)
  447. {
  448. struct advk_pcie *pcie = domain->host_data;
  449. int hwirq, i;
  450. mutex_lock(&pcie->msi_used_lock);
  451. hwirq = bitmap_find_next_zero_area(pcie->msi_used, MSI_IRQ_NUM,
  452. 0, nr_irqs, 0);
  453. if (hwirq >= MSI_IRQ_NUM) {
  454. mutex_unlock(&pcie->msi_used_lock);
  455. return -ENOSPC;
  456. }
  457. bitmap_set(pcie->msi_used, hwirq, nr_irqs);
  458. mutex_unlock(&pcie->msi_used_lock);
  459. for (i = 0; i < nr_irqs; i++)
  460. irq_domain_set_info(domain, virq + i, hwirq + i,
  461. &pcie->msi_bottom_irq_chip,
  462. domain->host_data, handle_simple_irq,
  463. NULL, NULL);
  464. return hwirq;
  465. }
  466. static void advk_msi_irq_domain_free(struct irq_domain *domain,
  467. unsigned int virq, unsigned int nr_irqs)
  468. {
  469. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  470. struct advk_pcie *pcie = domain->host_data;
  471. mutex_lock(&pcie->msi_used_lock);
  472. bitmap_clear(pcie->msi_used, d->hwirq, nr_irqs);
  473. mutex_unlock(&pcie->msi_used_lock);
  474. }
  475. static const struct irq_domain_ops advk_msi_domain_ops = {
  476. .alloc = advk_msi_irq_domain_alloc,
  477. .free = advk_msi_irq_domain_free,
  478. };
  479. static void advk_pcie_irq_mask(struct irq_data *d)
  480. {
  481. struct advk_pcie *pcie = d->domain->host_data;
  482. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  483. u32 mask;
  484. mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
  485. mask |= PCIE_ISR1_INTX_ASSERT(hwirq);
  486. advk_writel(pcie, mask, PCIE_ISR1_MASK_REG);
  487. }
  488. static void advk_pcie_irq_unmask(struct irq_data *d)
  489. {
  490. struct advk_pcie *pcie = d->domain->host_data;
  491. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  492. u32 mask;
  493. mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
  494. mask &= ~PCIE_ISR1_INTX_ASSERT(hwirq);
  495. advk_writel(pcie, mask, PCIE_ISR1_MASK_REG);
  496. }
  497. static int advk_pcie_irq_map(struct irq_domain *h,
  498. unsigned int virq, irq_hw_number_t hwirq)
  499. {
  500. struct advk_pcie *pcie = h->host_data;
  501. advk_pcie_irq_mask(irq_get_irq_data(virq));
  502. irq_set_status_flags(virq, IRQ_LEVEL);
  503. irq_set_chip_and_handler(virq, &pcie->irq_chip,
  504. handle_level_irq);
  505. irq_set_chip_data(virq, pcie);
  506. return 0;
  507. }
  508. static const struct irq_domain_ops advk_pcie_irq_domain_ops = {
  509. .map = advk_pcie_irq_map,
  510. .xlate = irq_domain_xlate_onecell,
  511. };
  512. static int advk_pcie_init_msi_irq_domain(struct advk_pcie *pcie)
  513. {
  514. struct device *dev = &pcie->pdev->dev;
  515. struct device_node *node = dev->of_node;
  516. struct irq_chip *bottom_ic, *msi_ic;
  517. struct msi_domain_info *msi_di;
  518. phys_addr_t msi_msg_phys;
  519. mutex_init(&pcie->msi_used_lock);
  520. bottom_ic = &pcie->msi_bottom_irq_chip;
  521. bottom_ic->name = "MSI";
  522. bottom_ic->irq_compose_msi_msg = advk_msi_irq_compose_msi_msg;
  523. bottom_ic->irq_set_affinity = advk_msi_set_affinity;
  524. msi_ic = &pcie->msi_irq_chip;
  525. msi_ic->name = "advk-MSI";
  526. msi_di = &pcie->msi_domain_info;
  527. msi_di->flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  528. MSI_FLAG_MULTI_PCI_MSI;
  529. msi_di->chip = msi_ic;
  530. msi_msg_phys = virt_to_phys(&pcie->msi_msg);
  531. advk_writel(pcie, lower_32_bits(msi_msg_phys),
  532. PCIE_MSI_ADDR_LOW_REG);
  533. advk_writel(pcie, upper_32_bits(msi_msg_phys),
  534. PCIE_MSI_ADDR_HIGH_REG);
  535. pcie->msi_inner_domain =
  536. irq_domain_add_linear(NULL, MSI_IRQ_NUM,
  537. &advk_msi_domain_ops, pcie);
  538. if (!pcie->msi_inner_domain)
  539. return -ENOMEM;
  540. pcie->msi_domain =
  541. pci_msi_create_irq_domain(of_node_to_fwnode(node),
  542. msi_di, pcie->msi_inner_domain);
  543. if (!pcie->msi_domain) {
  544. irq_domain_remove(pcie->msi_inner_domain);
  545. return -ENOMEM;
  546. }
  547. return 0;
  548. }
  549. static void advk_pcie_remove_msi_irq_domain(struct advk_pcie *pcie)
  550. {
  551. irq_domain_remove(pcie->msi_domain);
  552. irq_domain_remove(pcie->msi_inner_domain);
  553. }
  554. static int advk_pcie_init_irq_domain(struct advk_pcie *pcie)
  555. {
  556. struct device *dev = &pcie->pdev->dev;
  557. struct device_node *node = dev->of_node;
  558. struct device_node *pcie_intc_node;
  559. struct irq_chip *irq_chip;
  560. pcie_intc_node = of_get_next_child(node, NULL);
  561. if (!pcie_intc_node) {
  562. dev_err(dev, "No PCIe Intc node found\n");
  563. return -ENODEV;
  564. }
  565. irq_chip = &pcie->irq_chip;
  566. irq_chip->name = devm_kasprintf(dev, GFP_KERNEL, "%s-irq",
  567. dev_name(dev));
  568. if (!irq_chip->name) {
  569. of_node_put(pcie_intc_node);
  570. return -ENOMEM;
  571. }
  572. irq_chip->irq_mask = advk_pcie_irq_mask;
  573. irq_chip->irq_mask_ack = advk_pcie_irq_mask;
  574. irq_chip->irq_unmask = advk_pcie_irq_unmask;
  575. pcie->irq_domain =
  576. irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
  577. &advk_pcie_irq_domain_ops, pcie);
  578. if (!pcie->irq_domain) {
  579. dev_err(dev, "Failed to get a INTx IRQ domain\n");
  580. of_node_put(pcie_intc_node);
  581. return -ENOMEM;
  582. }
  583. return 0;
  584. }
  585. static void advk_pcie_remove_irq_domain(struct advk_pcie *pcie)
  586. {
  587. irq_domain_remove(pcie->irq_domain);
  588. }
  589. static void advk_pcie_handle_msi(struct advk_pcie *pcie)
  590. {
  591. u32 msi_val, msi_mask, msi_status, msi_idx;
  592. u16 msi_data;
  593. msi_mask = advk_readl(pcie, PCIE_MSI_MASK_REG);
  594. msi_val = advk_readl(pcie, PCIE_MSI_STATUS_REG);
  595. msi_status = msi_val & ~msi_mask;
  596. for (msi_idx = 0; msi_idx < MSI_IRQ_NUM; msi_idx++) {
  597. if (!(BIT(msi_idx) & msi_status))
  598. continue;
  599. advk_writel(pcie, BIT(msi_idx), PCIE_MSI_STATUS_REG);
  600. msi_data = advk_readl(pcie, PCIE_MSI_PAYLOAD_REG) & 0xFF;
  601. generic_handle_irq(msi_data);
  602. }
  603. advk_writel(pcie, PCIE_ISR0_MSI_INT_PENDING,
  604. PCIE_ISR0_REG);
  605. }
  606. static void advk_pcie_handle_int(struct advk_pcie *pcie)
  607. {
  608. u32 isr0_val, isr0_mask, isr0_status;
  609. u32 isr1_val, isr1_mask, isr1_status;
  610. int i, virq;
  611. isr0_val = advk_readl(pcie, PCIE_ISR0_REG);
  612. isr0_mask = advk_readl(pcie, PCIE_ISR0_MASK_REG);
  613. isr0_status = isr0_val & ((~isr0_mask) & PCIE_ISR0_ALL_MASK);
  614. isr1_val = advk_readl(pcie, PCIE_ISR1_REG);
  615. isr1_mask = advk_readl(pcie, PCIE_ISR1_MASK_REG);
  616. isr1_status = isr1_val & ((~isr1_mask) & PCIE_ISR1_ALL_MASK);
  617. if (!isr0_status && !isr1_status) {
  618. advk_writel(pcie, isr0_val, PCIE_ISR0_REG);
  619. advk_writel(pcie, isr1_val, PCIE_ISR1_REG);
  620. return;
  621. }
  622. /* Process MSI interrupts */
  623. if (isr0_status & PCIE_ISR0_MSI_INT_PENDING)
  624. advk_pcie_handle_msi(pcie);
  625. /* Process legacy interrupts */
  626. for (i = 0; i < PCI_NUM_INTX; i++) {
  627. if (!(isr1_status & PCIE_ISR1_INTX_ASSERT(i)))
  628. continue;
  629. advk_writel(pcie, PCIE_ISR1_INTX_ASSERT(i),
  630. PCIE_ISR1_REG);
  631. virq = irq_find_mapping(pcie->irq_domain, i);
  632. generic_handle_irq(virq);
  633. }
  634. }
  635. static irqreturn_t advk_pcie_irq_handler(int irq, void *arg)
  636. {
  637. struct advk_pcie *pcie = arg;
  638. u32 status;
  639. status = advk_readl(pcie, HOST_CTRL_INT_STATUS_REG);
  640. if (!(status & PCIE_IRQ_CORE_INT))
  641. return IRQ_NONE;
  642. advk_pcie_handle_int(pcie);
  643. /* Clear interrupt */
  644. advk_writel(pcie, PCIE_IRQ_CORE_INT, HOST_CTRL_INT_STATUS_REG);
  645. return IRQ_HANDLED;
  646. }
  647. static int advk_pcie_parse_request_of_pci_ranges(struct advk_pcie *pcie)
  648. {
  649. int err, res_valid = 0;
  650. struct device *dev = &pcie->pdev->dev;
  651. struct resource_entry *win, *tmp;
  652. resource_size_t iobase;
  653. INIT_LIST_HEAD(&pcie->resources);
  654. err = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff,
  655. &pcie->resources, &iobase);
  656. if (err)
  657. return err;
  658. err = devm_request_pci_bus_resources(dev, &pcie->resources);
  659. if (err)
  660. goto out_release_res;
  661. resource_list_for_each_entry_safe(win, tmp, &pcie->resources) {
  662. struct resource *res = win->res;
  663. switch (resource_type(res)) {
  664. case IORESOURCE_IO:
  665. err = devm_pci_remap_iospace(dev, res, iobase);
  666. if (err) {
  667. dev_warn(dev, "error %d: failed to map resource %pR\n",
  668. err, res);
  669. resource_list_destroy_entry(win);
  670. }
  671. break;
  672. case IORESOURCE_MEM:
  673. res_valid |= !(res->flags & IORESOURCE_PREFETCH);
  674. break;
  675. case IORESOURCE_BUS:
  676. pcie->root_bus_nr = res->start;
  677. break;
  678. }
  679. }
  680. if (!res_valid) {
  681. dev_err(dev, "non-prefetchable memory resource required\n");
  682. err = -EINVAL;
  683. goto out_release_res;
  684. }
  685. return 0;
  686. out_release_res:
  687. pci_free_resource_list(&pcie->resources);
  688. return err;
  689. }
  690. static int advk_pcie_probe(struct platform_device *pdev)
  691. {
  692. struct device *dev = &pdev->dev;
  693. struct advk_pcie *pcie;
  694. struct resource *res;
  695. struct pci_host_bridge *bridge;
  696. int ret, irq;
  697. bridge = devm_pci_alloc_host_bridge(dev, sizeof(struct advk_pcie));
  698. if (!bridge)
  699. return -ENOMEM;
  700. pcie = pci_host_bridge_priv(bridge);
  701. pcie->pdev = pdev;
  702. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  703. pcie->base = devm_ioremap_resource(dev, res);
  704. if (IS_ERR(pcie->base))
  705. return PTR_ERR(pcie->base);
  706. irq = platform_get_irq(pdev, 0);
  707. ret = devm_request_irq(dev, irq, advk_pcie_irq_handler,
  708. IRQF_SHARED | IRQF_NO_THREAD, "advk-pcie",
  709. pcie);
  710. if (ret) {
  711. dev_err(dev, "Failed to register interrupt\n");
  712. return ret;
  713. }
  714. ret = advk_pcie_parse_request_of_pci_ranges(pcie);
  715. if (ret) {
  716. dev_err(dev, "Failed to parse resources\n");
  717. return ret;
  718. }
  719. advk_pcie_setup_hw(pcie);
  720. ret = advk_pcie_init_irq_domain(pcie);
  721. if (ret) {
  722. dev_err(dev, "Failed to initialize irq\n");
  723. return ret;
  724. }
  725. ret = advk_pcie_init_msi_irq_domain(pcie);
  726. if (ret) {
  727. dev_err(dev, "Failed to initialize irq\n");
  728. advk_pcie_remove_irq_domain(pcie);
  729. return ret;
  730. }
  731. list_splice_init(&pcie->resources, &bridge->windows);
  732. bridge->dev.parent = dev;
  733. bridge->sysdata = pcie;
  734. bridge->busnr = 0;
  735. bridge->ops = &advk_pcie_ops;
  736. bridge->map_irq = of_irq_parse_and_map_pci;
  737. bridge->swizzle_irq = pci_common_swizzle;
  738. ret = pci_host_probe(bridge);
  739. if (ret < 0) {
  740. advk_pcie_remove_msi_irq_domain(pcie);
  741. advk_pcie_remove_irq_domain(pcie);
  742. return ret;
  743. }
  744. return 0;
  745. }
  746. static const struct of_device_id advk_pcie_of_match_table[] = {
  747. { .compatible = "marvell,armada-3700-pcie", },
  748. {},
  749. };
  750. static struct platform_driver advk_pcie_driver = {
  751. .driver = {
  752. .name = "advk-pcie",
  753. .of_match_table = advk_pcie_of_match_table,
  754. /* Driver unloading/unbinding currently not supported */
  755. .suppress_bind_attrs = true,
  756. },
  757. .probe = advk_pcie_probe,
  758. };
  759. builtin_platform_driver(advk_pcie_driver);