pinctrl-denverton.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel Denverton SoC pinctrl/GPIO driver
  4. *
  5. * Copyright (C) 2017, Intel Corporation
  6. * Author: Mika Westerberg <mika.westerberg@linux.intel.com>
  7. */
  8. #include <linux/acpi.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/pm.h>
  12. #include <linux/pinctrl/pinctrl.h>
  13. #include "pinctrl-intel.h"
  14. #define DNV_PAD_OWN 0x020
  15. #define DNV_HOSTSW_OWN 0x0C0
  16. #define DNV_PADCFGLOCK 0x090
  17. #define DNV_GPI_IE 0x120
  18. #define DNV_GPP(n, s, e) \
  19. { \
  20. .reg_num = (n), \
  21. .base = (s), \
  22. .size = ((e) - (s) + 1), \
  23. }
  24. #define DNV_COMMUNITY(b, s, e, g) \
  25. { \
  26. .barno = (b), \
  27. .padown_offset = DNV_PAD_OWN, \
  28. .padcfglock_offset = DNV_PADCFGLOCK, \
  29. .hostown_offset = DNV_HOSTSW_OWN, \
  30. .ie_offset = DNV_GPI_IE, \
  31. .pin_base = (s), \
  32. .npins = ((e) - (s) + 1), \
  33. .gpps = (g), \
  34. .ngpps = ARRAY_SIZE(g), \
  35. }
  36. static const struct pinctrl_pin_desc dnv_pins[] = {
  37. /* North ALL */
  38. PINCTRL_PIN(0, "GBE0_SDP0"),
  39. PINCTRL_PIN(1, "GBE1_SDP0"),
  40. PINCTRL_PIN(2, "GBE0_SDP1"),
  41. PINCTRL_PIN(3, "GBE1_SDP1"),
  42. PINCTRL_PIN(4, "GBE0_SDP2"),
  43. PINCTRL_PIN(5, "GBE1_SDP2"),
  44. PINCTRL_PIN(6, "GBE0_SDP3"),
  45. PINCTRL_PIN(7, "GBE1_SDP3"),
  46. PINCTRL_PIN(8, "GBE2_LED0"),
  47. PINCTRL_PIN(9, "GBE2_LED1"),
  48. PINCTRL_PIN(10, "GBE0_I2C_CLK"),
  49. PINCTRL_PIN(11, "GBE0_I2C_DATA"),
  50. PINCTRL_PIN(12, "GBE1_I2C_CLK"),
  51. PINCTRL_PIN(13, "GBE1_I2C_DATA"),
  52. PINCTRL_PIN(14, "NCSI_RXD0"),
  53. PINCTRL_PIN(15, "NCSI_CLK_IN"),
  54. PINCTRL_PIN(16, "NCSI_RXD1"),
  55. PINCTRL_PIN(17, "NCSI_CRS_DV"),
  56. PINCTRL_PIN(18, "NCSI_ARB_IN"),
  57. PINCTRL_PIN(19, "NCSI_TX_EN"),
  58. PINCTRL_PIN(20, "NCSI_TXD0"),
  59. PINCTRL_PIN(21, "NCSI_TXD1"),
  60. PINCTRL_PIN(22, "NCSI_ARB_OUT"),
  61. PINCTRL_PIN(23, "GBE0_LED0"),
  62. PINCTRL_PIN(24, "GBE0_LED1"),
  63. PINCTRL_PIN(25, "GBE1_LED0"),
  64. PINCTRL_PIN(26, "GBE1_LED1"),
  65. PINCTRL_PIN(27, "GPIO_0"),
  66. PINCTRL_PIN(28, "PCIE_CLKREQ0_N"),
  67. PINCTRL_PIN(29, "PCIE_CLKREQ1_N"),
  68. PINCTRL_PIN(30, "PCIE_CLKREQ2_N"),
  69. PINCTRL_PIN(31, "PCIE_CLKREQ3_N"),
  70. PINCTRL_PIN(32, "PCIE_CLKREQ4_N"),
  71. PINCTRL_PIN(33, "GPIO_1"),
  72. PINCTRL_PIN(34, "GPIO_2"),
  73. PINCTRL_PIN(35, "SVID_ALERT_N"),
  74. PINCTRL_PIN(36, "SVID_DATA"),
  75. PINCTRL_PIN(37, "SVID_CLK"),
  76. PINCTRL_PIN(38, "THERMTRIP_N"),
  77. PINCTRL_PIN(39, "PROCHOT_N"),
  78. PINCTRL_PIN(40, "MEMHOT_N"),
  79. /* South DFX */
  80. PINCTRL_PIN(41, "DFX_PORT_CLK0"),
  81. PINCTRL_PIN(42, "DFX_PORT_CLK1"),
  82. PINCTRL_PIN(43, "DFX_PORT0"),
  83. PINCTRL_PIN(44, "DFX_PORT1"),
  84. PINCTRL_PIN(45, "DFX_PORT2"),
  85. PINCTRL_PIN(46, "DFX_PORT3"),
  86. PINCTRL_PIN(47, "DFX_PORT4"),
  87. PINCTRL_PIN(48, "DFX_PORT5"),
  88. PINCTRL_PIN(49, "DFX_PORT6"),
  89. PINCTRL_PIN(50, "DFX_PORT7"),
  90. PINCTRL_PIN(51, "DFX_PORT8"),
  91. PINCTRL_PIN(52, "DFX_PORT9"),
  92. PINCTRL_PIN(53, "DFX_PORT10"),
  93. PINCTRL_PIN(54, "DFX_PORT11"),
  94. PINCTRL_PIN(55, "DFX_PORT12"),
  95. PINCTRL_PIN(56, "DFX_PORT13"),
  96. PINCTRL_PIN(57, "DFX_PORT14"),
  97. PINCTRL_PIN(58, "DFX_PORT15"),
  98. /* South GPP0 */
  99. PINCTRL_PIN(59, "GPIO_12"),
  100. PINCTRL_PIN(60, "SMB5_GBE_ALRT_N"),
  101. PINCTRL_PIN(61, "PCIE_CLKREQ5_N"),
  102. PINCTRL_PIN(62, "PCIE_CLKREQ6_N"),
  103. PINCTRL_PIN(63, "PCIE_CLKREQ7_N"),
  104. PINCTRL_PIN(64, "UART0_RXD"),
  105. PINCTRL_PIN(65, "UART0_TXD"),
  106. PINCTRL_PIN(66, "SMB5_GBE_CLK"),
  107. PINCTRL_PIN(67, "SMB5_GBE_DATA"),
  108. PINCTRL_PIN(68, "ERROR2_N"),
  109. PINCTRL_PIN(69, "ERROR1_N"),
  110. PINCTRL_PIN(70, "ERROR0_N"),
  111. PINCTRL_PIN(71, "IERR_N"),
  112. PINCTRL_PIN(72, "MCERR_N"),
  113. PINCTRL_PIN(73, "SMB0_LEG_CLK"),
  114. PINCTRL_PIN(74, "SMB0_LEG_DATA"),
  115. PINCTRL_PIN(75, "SMB0_LEG_ALRT_N"),
  116. PINCTRL_PIN(76, "SMB1_HOST_DATA"),
  117. PINCTRL_PIN(77, "SMB1_HOST_CLK"),
  118. PINCTRL_PIN(78, "SMB2_PECI_DATA"),
  119. PINCTRL_PIN(79, "SMB2_PECI_CLK"),
  120. PINCTRL_PIN(80, "SMB4_CSME0_DATA"),
  121. PINCTRL_PIN(81, "SMB4_CSME0_CLK"),
  122. PINCTRL_PIN(82, "SMB4_CSME0_ALRT_N"),
  123. PINCTRL_PIN(83, "USB_OC0_N"),
  124. PINCTRL_PIN(84, "FLEX_CLK_SE0"),
  125. PINCTRL_PIN(85, "FLEX_CLK_SE1"),
  126. PINCTRL_PIN(86, "GPIO_4"),
  127. PINCTRL_PIN(87, "GPIO_5"),
  128. PINCTRL_PIN(88, "GPIO_6"),
  129. PINCTRL_PIN(89, "GPIO_7"),
  130. PINCTRL_PIN(90, "SATA0_LED_N"),
  131. PINCTRL_PIN(91, "SATA1_LED_N"),
  132. PINCTRL_PIN(92, "SATA_PDETECT0"),
  133. PINCTRL_PIN(93, "SATA_PDETECT1"),
  134. PINCTRL_PIN(94, "SATA0_SDOUT"),
  135. PINCTRL_PIN(95, "SATA1_SDOUT"),
  136. PINCTRL_PIN(96, "UART1_RXD"),
  137. PINCTRL_PIN(97, "UART1_TXD"),
  138. PINCTRL_PIN(98, "GPIO_8"),
  139. PINCTRL_PIN(99, "GPIO_9"),
  140. PINCTRL_PIN(100, "TCK"),
  141. PINCTRL_PIN(101, "TRST_N"),
  142. PINCTRL_PIN(102, "TMS"),
  143. PINCTRL_PIN(103, "TDI"),
  144. PINCTRL_PIN(104, "TDO"),
  145. PINCTRL_PIN(105, "CX_PRDY_N"),
  146. PINCTRL_PIN(106, "CX_PREQ_N"),
  147. PINCTRL_PIN(107, "CTBTRIGINOUT"),
  148. PINCTRL_PIN(108, "CTBTRIGOUT"),
  149. PINCTRL_PIN(109, "DFX_SPARE2"),
  150. PINCTRL_PIN(110, "DFX_SPARE3"),
  151. PINCTRL_PIN(111, "DFX_SPARE4"),
  152. /* South GPP1 */
  153. PINCTRL_PIN(112, "SUSPWRDNACK"),
  154. PINCTRL_PIN(113, "PMU_SUSCLK"),
  155. PINCTRL_PIN(114, "ADR_TRIGGER"),
  156. PINCTRL_PIN(115, "PMU_SLP_S45_N"),
  157. PINCTRL_PIN(116, "PMU_SLP_S3_N"),
  158. PINCTRL_PIN(117, "PMU_WAKE_N"),
  159. PINCTRL_PIN(118, "PMU_PWRBTN_N"),
  160. PINCTRL_PIN(119, "PMU_RESETBUTTON_N"),
  161. PINCTRL_PIN(120, "PMU_PLTRST_N"),
  162. PINCTRL_PIN(121, "SUS_STAT_N"),
  163. PINCTRL_PIN(122, "SLP_S0IX_N"),
  164. PINCTRL_PIN(123, "SPI_CS0_N"),
  165. PINCTRL_PIN(124, "SPI_CS1_N"),
  166. PINCTRL_PIN(125, "SPI_MOSI_IO0"),
  167. PINCTRL_PIN(126, "SPI_MISO_IO1"),
  168. PINCTRL_PIN(127, "SPI_IO2"),
  169. PINCTRL_PIN(128, "SPI_IO3"),
  170. PINCTRL_PIN(129, "SPI_CLK"),
  171. PINCTRL_PIN(130, "SPI_CLK_LOOPBK"),
  172. PINCTRL_PIN(131, "ESPI_IO0"),
  173. PINCTRL_PIN(132, "ESPI_IO1"),
  174. PINCTRL_PIN(133, "ESPI_IO2"),
  175. PINCTRL_PIN(134, "ESPI_IO3"),
  176. PINCTRL_PIN(135, "ESPI_CS0_N"),
  177. PINCTRL_PIN(136, "ESPI_CLK"),
  178. PINCTRL_PIN(137, "ESPI_RST_N"),
  179. PINCTRL_PIN(138, "ESPI_ALRT0_N"),
  180. PINCTRL_PIN(139, "GPIO_10"),
  181. PINCTRL_PIN(140, "GPIO_11"),
  182. PINCTRL_PIN(141, "ESPI_CLK_LOOPBK"),
  183. PINCTRL_PIN(142, "EMMC_CMD"),
  184. PINCTRL_PIN(143, "EMMC_STROBE"),
  185. PINCTRL_PIN(144, "EMMC_CLK"),
  186. PINCTRL_PIN(145, "EMMC_D0"),
  187. PINCTRL_PIN(146, "EMMC_D1"),
  188. PINCTRL_PIN(147, "EMMC_D2"),
  189. PINCTRL_PIN(148, "EMMC_D3"),
  190. PINCTRL_PIN(149, "EMMC_D4"),
  191. PINCTRL_PIN(150, "EMMC_D5"),
  192. PINCTRL_PIN(151, "EMMC_D6"),
  193. PINCTRL_PIN(152, "EMMC_D7"),
  194. PINCTRL_PIN(153, "GPIO_3"),
  195. };
  196. static const unsigned int dnv_uart0_pins[] = { 60, 61, 64, 65 };
  197. static const unsigned int dnv_uart0_modes[] = { 2, 3, 1, 1 };
  198. static const unsigned int dnv_uart1_pins[] = { 94, 95, 96, 97 };
  199. static const unsigned int dnv_uart2_pins[] = { 60, 61, 62, 63 };
  200. static const unsigned int dnv_uart2_modes[] = { 1, 2, 2, 2 };
  201. static const unsigned int dnv_emmc_pins[] = {
  202. 142, 143, 144, 145, 146, 147, 148, 149, 150, 151, 152,
  203. };
  204. static const struct intel_pingroup dnv_groups[] = {
  205. PIN_GROUP("uart0_grp", dnv_uart0_pins, dnv_uart0_modes),
  206. PIN_GROUP("uart1_grp", dnv_uart1_pins, 1),
  207. PIN_GROUP("uart2_grp", dnv_uart2_pins, dnv_uart2_modes),
  208. PIN_GROUP("emmc_grp", dnv_emmc_pins, 1),
  209. };
  210. static const char * const dnv_uart0_groups[] = { "uart0_grp" };
  211. static const char * const dnv_uart1_groups[] = { "uart1_grp" };
  212. static const char * const dnv_uart2_groups[] = { "uart2_grp" };
  213. static const char * const dnv_emmc_groups[] = { "emmc_grp" };
  214. static const struct intel_function dnv_functions[] = {
  215. FUNCTION("uart0", dnv_uart0_groups),
  216. FUNCTION("uart1", dnv_uart1_groups),
  217. FUNCTION("uart2", dnv_uart2_groups),
  218. FUNCTION("emmc", dnv_emmc_groups),
  219. };
  220. static const struct intel_padgroup dnv_north_gpps[] = {
  221. DNV_GPP(0, 0, 31), /* North ALL_0 */
  222. DNV_GPP(1, 32, 40), /* North ALL_1 */
  223. };
  224. static const struct intel_padgroup dnv_south_gpps[] = {
  225. DNV_GPP(0, 41, 58), /* South DFX */
  226. DNV_GPP(1, 59, 90), /* South GPP0_0 */
  227. DNV_GPP(2, 91, 111), /* South GPP0_1 */
  228. DNV_GPP(3, 112, 143), /* South GPP1_0 */
  229. DNV_GPP(4, 144, 153), /* South GPP1_1 */
  230. };
  231. static const struct intel_community dnv_communities[] = {
  232. DNV_COMMUNITY(0, 0, 40, dnv_north_gpps),
  233. DNV_COMMUNITY(1, 41, 153, dnv_south_gpps),
  234. };
  235. static const struct intel_pinctrl_soc_data dnv_soc_data = {
  236. .pins = dnv_pins,
  237. .npins = ARRAY_SIZE(dnv_pins),
  238. .groups = dnv_groups,
  239. .ngroups = ARRAY_SIZE(dnv_groups),
  240. .functions = dnv_functions,
  241. .nfunctions = ARRAY_SIZE(dnv_functions),
  242. .communities = dnv_communities,
  243. .ncommunities = ARRAY_SIZE(dnv_communities),
  244. };
  245. static int dnv_pinctrl_probe(struct platform_device *pdev)
  246. {
  247. return intel_pinctrl_probe(pdev, &dnv_soc_data);
  248. }
  249. static const struct dev_pm_ops dnv_pinctrl_pm_ops = {
  250. SET_LATE_SYSTEM_SLEEP_PM_OPS(intel_pinctrl_suspend,
  251. intel_pinctrl_resume)
  252. };
  253. static const struct acpi_device_id dnv_pinctrl_acpi_match[] = {
  254. { "INTC3000" },
  255. { }
  256. };
  257. MODULE_DEVICE_TABLE(acpi, dnv_pinctrl_acpi_match);
  258. static struct platform_driver dnv_pinctrl_driver = {
  259. .probe = dnv_pinctrl_probe,
  260. .driver = {
  261. .name = "denverton-pinctrl",
  262. .acpi_match_table = dnv_pinctrl_acpi_match,
  263. .pm = &dnv_pinctrl_pm_ops,
  264. },
  265. };
  266. static int __init dnv_pinctrl_init(void)
  267. {
  268. return platform_driver_register(&dnv_pinctrl_driver);
  269. }
  270. subsys_initcall(dnv_pinctrl_init);
  271. static void __exit dnv_pinctrl_exit(void)
  272. {
  273. platform_driver_unregister(&dnv_pinctrl_driver);
  274. }
  275. module_exit(dnv_pinctrl_exit);
  276. MODULE_AUTHOR("Mika Westerberg <mika.westerberg@linux.intel.com>");
  277. MODULE_DESCRIPTION("Intel Denverton SoC pinctrl/GPIO driver");
  278. MODULE_LICENSE("GPL v2");