pinctrl-mcp23s08.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242
  1. /* MCP23S08 SPI/I2C GPIO driver */
  2. #include <linux/kernel.h>
  3. #include <linux/device.h>
  4. #include <linux/mutex.h>
  5. #include <linux/module.h>
  6. #include <linux/gpio.h>
  7. #include <linux/i2c.h>
  8. #include <linux/spi/spi.h>
  9. #include <linux/spi/mcp23s08.h>
  10. #include <linux/slab.h>
  11. #include <asm/byteorder.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/of_device.h>
  14. #include <linux/regmap.h>
  15. #include <linux/pinctrl/pinctrl.h>
  16. #include <linux/pinctrl/pinconf.h>
  17. #include <linux/pinctrl/pinconf-generic.h>
  18. /*
  19. * MCP types supported by driver
  20. */
  21. #define MCP_TYPE_S08 0
  22. #define MCP_TYPE_S17 1
  23. #define MCP_TYPE_008 2
  24. #define MCP_TYPE_017 3
  25. #define MCP_TYPE_S18 4
  26. #define MCP_TYPE_018 5
  27. #define MCP_MAX_DEV_PER_CS 8
  28. /* Registers are all 8 bits wide.
  29. *
  30. * The mcp23s17 has twice as many bits, and can be configured to work
  31. * with either 16 bit registers or with two adjacent 8 bit banks.
  32. */
  33. #define MCP_IODIR 0x00 /* init/reset: all ones */
  34. #define MCP_IPOL 0x01
  35. #define MCP_GPINTEN 0x02
  36. #define MCP_DEFVAL 0x03
  37. #define MCP_INTCON 0x04
  38. #define MCP_IOCON 0x05
  39. # define IOCON_MIRROR (1 << 6)
  40. # define IOCON_SEQOP (1 << 5)
  41. # define IOCON_HAEN (1 << 3)
  42. # define IOCON_ODR (1 << 2)
  43. # define IOCON_INTPOL (1 << 1)
  44. # define IOCON_INTCC (1)
  45. #define MCP_GPPU 0x06
  46. #define MCP_INTF 0x07
  47. #define MCP_INTCAP 0x08
  48. #define MCP_GPIO 0x09
  49. #define MCP_OLAT 0x0a
  50. struct mcp23s08;
  51. struct mcp23s08 {
  52. u8 addr;
  53. bool irq_active_high;
  54. bool reg_shift;
  55. u16 irq_rise;
  56. u16 irq_fall;
  57. int irq;
  58. bool irq_controller;
  59. int cached_gpio;
  60. /* lock protects regmap access with bypass/cache flags */
  61. struct mutex lock;
  62. struct gpio_chip chip;
  63. struct regmap *regmap;
  64. struct device *dev;
  65. struct pinctrl_dev *pctldev;
  66. struct pinctrl_desc pinctrl_desc;
  67. };
  68. static const struct reg_default mcp23x08_defaults[] = {
  69. {.reg = MCP_IODIR, .def = 0xff},
  70. {.reg = MCP_IPOL, .def = 0x00},
  71. {.reg = MCP_GPINTEN, .def = 0x00},
  72. {.reg = MCP_DEFVAL, .def = 0x00},
  73. {.reg = MCP_INTCON, .def = 0x00},
  74. {.reg = MCP_IOCON, .def = 0x00},
  75. {.reg = MCP_GPPU, .def = 0x00},
  76. {.reg = MCP_OLAT, .def = 0x00},
  77. };
  78. static const struct regmap_range mcp23x08_volatile_range = {
  79. .range_min = MCP_INTF,
  80. .range_max = MCP_GPIO,
  81. };
  82. static const struct regmap_access_table mcp23x08_volatile_table = {
  83. .yes_ranges = &mcp23x08_volatile_range,
  84. .n_yes_ranges = 1,
  85. };
  86. static const struct regmap_range mcp23x08_precious_range = {
  87. .range_min = MCP_GPIO,
  88. .range_max = MCP_GPIO,
  89. };
  90. static const struct regmap_access_table mcp23x08_precious_table = {
  91. .yes_ranges = &mcp23x08_precious_range,
  92. .n_yes_ranges = 1,
  93. };
  94. static const struct regmap_config mcp23x08_regmap = {
  95. .reg_bits = 8,
  96. .val_bits = 8,
  97. .reg_stride = 1,
  98. .volatile_table = &mcp23x08_volatile_table,
  99. .precious_table = &mcp23x08_precious_table,
  100. .reg_defaults = mcp23x08_defaults,
  101. .num_reg_defaults = ARRAY_SIZE(mcp23x08_defaults),
  102. .cache_type = REGCACHE_FLAT,
  103. .max_register = MCP_OLAT,
  104. };
  105. static const struct reg_default mcp23x17_defaults[] = {
  106. {.reg = MCP_IODIR << 1, .def = 0xffff},
  107. {.reg = MCP_IPOL << 1, .def = 0x0000},
  108. {.reg = MCP_GPINTEN << 1, .def = 0x0000},
  109. {.reg = MCP_DEFVAL << 1, .def = 0x0000},
  110. {.reg = MCP_INTCON << 1, .def = 0x0000},
  111. {.reg = MCP_IOCON << 1, .def = 0x0000},
  112. {.reg = MCP_GPPU << 1, .def = 0x0000},
  113. {.reg = MCP_OLAT << 1, .def = 0x0000},
  114. };
  115. static const struct regmap_range mcp23x17_volatile_range = {
  116. .range_min = MCP_INTF << 1,
  117. .range_max = MCP_GPIO << 1,
  118. };
  119. static const struct regmap_access_table mcp23x17_volatile_table = {
  120. .yes_ranges = &mcp23x17_volatile_range,
  121. .n_yes_ranges = 1,
  122. };
  123. static const struct regmap_range mcp23x17_precious_range = {
  124. .range_min = MCP_INTCAP << 1,
  125. .range_max = MCP_GPIO << 1,
  126. };
  127. static const struct regmap_access_table mcp23x17_precious_table = {
  128. .yes_ranges = &mcp23x17_precious_range,
  129. .n_yes_ranges = 1,
  130. };
  131. static const struct regmap_config mcp23x17_regmap = {
  132. .reg_bits = 8,
  133. .val_bits = 16,
  134. .reg_stride = 2,
  135. .max_register = MCP_OLAT << 1,
  136. .volatile_table = &mcp23x17_volatile_table,
  137. .precious_table = &mcp23x17_precious_table,
  138. .reg_defaults = mcp23x17_defaults,
  139. .num_reg_defaults = ARRAY_SIZE(mcp23x17_defaults),
  140. .cache_type = REGCACHE_FLAT,
  141. .val_format_endian = REGMAP_ENDIAN_LITTLE,
  142. };
  143. static int mcp_read(struct mcp23s08 *mcp, unsigned int reg, unsigned int *val)
  144. {
  145. return regmap_read(mcp->regmap, reg << mcp->reg_shift, val);
  146. }
  147. static int mcp_write(struct mcp23s08 *mcp, unsigned int reg, unsigned int val)
  148. {
  149. return regmap_write(mcp->regmap, reg << mcp->reg_shift, val);
  150. }
  151. static int mcp_set_mask(struct mcp23s08 *mcp, unsigned int reg,
  152. unsigned int mask, bool enabled)
  153. {
  154. u16 val = enabled ? 0xffff : 0x0000;
  155. return regmap_update_bits(mcp->regmap, reg << mcp->reg_shift,
  156. mask, val);
  157. }
  158. static int mcp_set_bit(struct mcp23s08 *mcp, unsigned int reg,
  159. unsigned int pin, bool enabled)
  160. {
  161. u16 mask = BIT(pin);
  162. return mcp_set_mask(mcp, reg, mask, enabled);
  163. }
  164. static const struct pinctrl_pin_desc mcp23x08_pins[] = {
  165. PINCTRL_PIN(0, "gpio0"),
  166. PINCTRL_PIN(1, "gpio1"),
  167. PINCTRL_PIN(2, "gpio2"),
  168. PINCTRL_PIN(3, "gpio3"),
  169. PINCTRL_PIN(4, "gpio4"),
  170. PINCTRL_PIN(5, "gpio5"),
  171. PINCTRL_PIN(6, "gpio6"),
  172. PINCTRL_PIN(7, "gpio7"),
  173. };
  174. static const struct pinctrl_pin_desc mcp23x17_pins[] = {
  175. PINCTRL_PIN(0, "gpio0"),
  176. PINCTRL_PIN(1, "gpio1"),
  177. PINCTRL_PIN(2, "gpio2"),
  178. PINCTRL_PIN(3, "gpio3"),
  179. PINCTRL_PIN(4, "gpio4"),
  180. PINCTRL_PIN(5, "gpio5"),
  181. PINCTRL_PIN(6, "gpio6"),
  182. PINCTRL_PIN(7, "gpio7"),
  183. PINCTRL_PIN(8, "gpio8"),
  184. PINCTRL_PIN(9, "gpio9"),
  185. PINCTRL_PIN(10, "gpio10"),
  186. PINCTRL_PIN(11, "gpio11"),
  187. PINCTRL_PIN(12, "gpio12"),
  188. PINCTRL_PIN(13, "gpio13"),
  189. PINCTRL_PIN(14, "gpio14"),
  190. PINCTRL_PIN(15, "gpio15"),
  191. };
  192. static int mcp_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
  193. {
  194. return 0;
  195. }
  196. static const char *mcp_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
  197. unsigned int group)
  198. {
  199. return NULL;
  200. }
  201. static int mcp_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
  202. unsigned int group,
  203. const unsigned int **pins,
  204. unsigned int *num_pins)
  205. {
  206. return -ENOTSUPP;
  207. }
  208. static const struct pinctrl_ops mcp_pinctrl_ops = {
  209. .get_groups_count = mcp_pinctrl_get_groups_count,
  210. .get_group_name = mcp_pinctrl_get_group_name,
  211. .get_group_pins = mcp_pinctrl_get_group_pins,
  212. #ifdef CONFIG_OF
  213. .dt_node_to_map = pinconf_generic_dt_node_to_map_pin,
  214. .dt_free_map = pinconf_generic_dt_free_map,
  215. #endif
  216. };
  217. static int mcp_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
  218. unsigned long *config)
  219. {
  220. struct mcp23s08 *mcp = pinctrl_dev_get_drvdata(pctldev);
  221. enum pin_config_param param = pinconf_to_config_param(*config);
  222. unsigned int data, status;
  223. int ret;
  224. switch (param) {
  225. case PIN_CONFIG_BIAS_PULL_UP:
  226. ret = mcp_read(mcp, MCP_GPPU, &data);
  227. if (ret < 0)
  228. return ret;
  229. status = (data & BIT(pin)) ? 1 : 0;
  230. break;
  231. default:
  232. dev_err(mcp->dev, "Invalid config param %04x\n", param);
  233. return -ENOTSUPP;
  234. }
  235. *config = 0;
  236. return status ? 0 : -EINVAL;
  237. }
  238. static int mcp_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  239. unsigned long *configs, unsigned int num_configs)
  240. {
  241. struct mcp23s08 *mcp = pinctrl_dev_get_drvdata(pctldev);
  242. enum pin_config_param param;
  243. u32 arg;
  244. int ret = 0;
  245. int i;
  246. for (i = 0; i < num_configs; i++) {
  247. param = pinconf_to_config_param(configs[i]);
  248. arg = pinconf_to_config_argument(configs[i]);
  249. switch (param) {
  250. case PIN_CONFIG_BIAS_PULL_UP:
  251. ret = mcp_set_bit(mcp, MCP_GPPU, pin, arg);
  252. break;
  253. default:
  254. dev_err(mcp->dev, "Invalid config param %04x\n", param);
  255. return -ENOTSUPP;
  256. }
  257. }
  258. return ret;
  259. }
  260. static const struct pinconf_ops mcp_pinconf_ops = {
  261. .pin_config_get = mcp_pinconf_get,
  262. .pin_config_set = mcp_pinconf_set,
  263. .is_generic = true,
  264. };
  265. /*----------------------------------------------------------------------*/
  266. #ifdef CONFIG_SPI_MASTER
  267. static int mcp23sxx_spi_write(void *context, const void *data, size_t count)
  268. {
  269. struct mcp23s08 *mcp = context;
  270. struct spi_device *spi = to_spi_device(mcp->dev);
  271. struct spi_message m;
  272. struct spi_transfer t[2] = { { .tx_buf = &mcp->addr, .len = 1, },
  273. { .tx_buf = data, .len = count, }, };
  274. spi_message_init(&m);
  275. spi_message_add_tail(&t[0], &m);
  276. spi_message_add_tail(&t[1], &m);
  277. return spi_sync(spi, &m);
  278. }
  279. static int mcp23sxx_spi_gather_write(void *context,
  280. const void *reg, size_t reg_size,
  281. const void *val, size_t val_size)
  282. {
  283. struct mcp23s08 *mcp = context;
  284. struct spi_device *spi = to_spi_device(mcp->dev);
  285. struct spi_message m;
  286. struct spi_transfer t[3] = { { .tx_buf = &mcp->addr, .len = 1, },
  287. { .tx_buf = reg, .len = reg_size, },
  288. { .tx_buf = val, .len = val_size, }, };
  289. spi_message_init(&m);
  290. spi_message_add_tail(&t[0], &m);
  291. spi_message_add_tail(&t[1], &m);
  292. spi_message_add_tail(&t[2], &m);
  293. return spi_sync(spi, &m);
  294. }
  295. static int mcp23sxx_spi_read(void *context, const void *reg, size_t reg_size,
  296. void *val, size_t val_size)
  297. {
  298. struct mcp23s08 *mcp = context;
  299. struct spi_device *spi = to_spi_device(mcp->dev);
  300. u8 tx[2];
  301. if (reg_size != 1)
  302. return -EINVAL;
  303. tx[0] = mcp->addr | 0x01;
  304. tx[1] = *((u8 *) reg);
  305. return spi_write_then_read(spi, tx, sizeof(tx), val, val_size);
  306. }
  307. static const struct regmap_bus mcp23sxx_spi_regmap = {
  308. .write = mcp23sxx_spi_write,
  309. .gather_write = mcp23sxx_spi_gather_write,
  310. .read = mcp23sxx_spi_read,
  311. };
  312. #endif /* CONFIG_SPI_MASTER */
  313. /*----------------------------------------------------------------------*/
  314. /* A given spi_device can represent up to eight mcp23sxx chips
  315. * sharing the same chipselect but using different addresses
  316. * (e.g. chips #0 and #3 might be populated, but not #1 or $2).
  317. * Driver data holds all the per-chip data.
  318. */
  319. struct mcp23s08_driver_data {
  320. unsigned ngpio;
  321. struct mcp23s08 *mcp[8];
  322. struct mcp23s08 chip[];
  323. };
  324. static int mcp23s08_direction_input(struct gpio_chip *chip, unsigned offset)
  325. {
  326. struct mcp23s08 *mcp = gpiochip_get_data(chip);
  327. int status;
  328. mutex_lock(&mcp->lock);
  329. status = mcp_set_bit(mcp, MCP_IODIR, offset, true);
  330. mutex_unlock(&mcp->lock);
  331. return status;
  332. }
  333. static int mcp23s08_get(struct gpio_chip *chip, unsigned offset)
  334. {
  335. struct mcp23s08 *mcp = gpiochip_get_data(chip);
  336. int status, ret;
  337. mutex_lock(&mcp->lock);
  338. /* REVISIT reading this clears any IRQ ... */
  339. ret = mcp_read(mcp, MCP_GPIO, &status);
  340. if (ret < 0)
  341. status = 0;
  342. else {
  343. mcp->cached_gpio = status;
  344. status = !!(status & (1 << offset));
  345. }
  346. mutex_unlock(&mcp->lock);
  347. return status;
  348. }
  349. static int __mcp23s08_set(struct mcp23s08 *mcp, unsigned mask, bool value)
  350. {
  351. return mcp_set_mask(mcp, MCP_OLAT, mask, value);
  352. }
  353. static void mcp23s08_set(struct gpio_chip *chip, unsigned offset, int value)
  354. {
  355. struct mcp23s08 *mcp = gpiochip_get_data(chip);
  356. unsigned mask = BIT(offset);
  357. mutex_lock(&mcp->lock);
  358. __mcp23s08_set(mcp, mask, !!value);
  359. mutex_unlock(&mcp->lock);
  360. }
  361. static int
  362. mcp23s08_direction_output(struct gpio_chip *chip, unsigned offset, int value)
  363. {
  364. struct mcp23s08 *mcp = gpiochip_get_data(chip);
  365. unsigned mask = BIT(offset);
  366. int status;
  367. mutex_lock(&mcp->lock);
  368. status = __mcp23s08_set(mcp, mask, value);
  369. if (status == 0) {
  370. status = mcp_set_mask(mcp, MCP_IODIR, mask, false);
  371. }
  372. mutex_unlock(&mcp->lock);
  373. return status;
  374. }
  375. /*----------------------------------------------------------------------*/
  376. static irqreturn_t mcp23s08_irq(int irq, void *data)
  377. {
  378. struct mcp23s08 *mcp = data;
  379. int intcap, intcon, intf, i, gpio, gpio_orig, intcap_mask, defval;
  380. unsigned int child_irq;
  381. bool intf_set, intcap_changed, gpio_bit_changed,
  382. defval_changed, gpio_set;
  383. mutex_lock(&mcp->lock);
  384. if (mcp_read(mcp, MCP_INTF, &intf))
  385. goto unlock;
  386. if (mcp_read(mcp, MCP_INTCAP, &intcap))
  387. goto unlock;
  388. if (mcp_read(mcp, MCP_INTCON, &intcon))
  389. goto unlock;
  390. if (mcp_read(mcp, MCP_DEFVAL, &defval))
  391. goto unlock;
  392. /* This clears the interrupt(configurable on S18) */
  393. if (mcp_read(mcp, MCP_GPIO, &gpio))
  394. goto unlock;
  395. gpio_orig = mcp->cached_gpio;
  396. mcp->cached_gpio = gpio;
  397. mutex_unlock(&mcp->lock);
  398. if (intf == 0) {
  399. /* There is no interrupt pending */
  400. return IRQ_HANDLED;
  401. }
  402. dev_dbg(mcp->chip.parent,
  403. "intcap 0x%04X intf 0x%04X gpio_orig 0x%04X gpio 0x%04X\n",
  404. intcap, intf, gpio_orig, gpio);
  405. for (i = 0; i < mcp->chip.ngpio; i++) {
  406. /* We must check all of the inputs on the chip,
  407. * otherwise we may not notice a change on >=2 pins.
  408. *
  409. * On at least the mcp23s17, INTCAP is only updated
  410. * one byte at a time(INTCAPA and INTCAPB are
  411. * not written to at the same time - only on a per-bank
  412. * basis).
  413. *
  414. * INTF only contains the single bit that caused the
  415. * interrupt per-bank. On the mcp23s17, there is
  416. * INTFA and INTFB. If two pins are changed on the A
  417. * side at the same time, INTF will only have one bit
  418. * set. If one pin on the A side and one pin on the B
  419. * side are changed at the same time, INTF will have
  420. * two bits set. Thus, INTF can't be the only check
  421. * to see if the input has changed.
  422. */
  423. intf_set = intf & BIT(i);
  424. if (i < 8 && intf_set)
  425. intcap_mask = 0x00FF;
  426. else if (i >= 8 && intf_set)
  427. intcap_mask = 0xFF00;
  428. else
  429. intcap_mask = 0x00;
  430. intcap_changed = (intcap_mask &
  431. (intcap & BIT(i))) !=
  432. (intcap_mask & (BIT(i) & gpio_orig));
  433. gpio_set = BIT(i) & gpio;
  434. gpio_bit_changed = (BIT(i) & gpio_orig) !=
  435. (BIT(i) & gpio);
  436. defval_changed = (BIT(i) & intcon) &&
  437. ((BIT(i) & gpio) !=
  438. (BIT(i) & defval));
  439. if (((gpio_bit_changed || intcap_changed) &&
  440. (BIT(i) & mcp->irq_rise) && gpio_set) ||
  441. ((gpio_bit_changed || intcap_changed) &&
  442. (BIT(i) & mcp->irq_fall) && !gpio_set) ||
  443. defval_changed) {
  444. child_irq = irq_find_mapping(mcp->chip.irq.domain, i);
  445. handle_nested_irq(child_irq);
  446. }
  447. }
  448. return IRQ_HANDLED;
  449. unlock:
  450. mutex_unlock(&mcp->lock);
  451. return IRQ_HANDLED;
  452. }
  453. static void mcp23s08_irq_mask(struct irq_data *data)
  454. {
  455. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  456. struct mcp23s08 *mcp = gpiochip_get_data(gc);
  457. unsigned int pos = data->hwirq;
  458. mcp_set_bit(mcp, MCP_GPINTEN, pos, false);
  459. }
  460. static void mcp23s08_irq_unmask(struct irq_data *data)
  461. {
  462. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  463. struct mcp23s08 *mcp = gpiochip_get_data(gc);
  464. unsigned int pos = data->hwirq;
  465. mcp_set_bit(mcp, MCP_GPINTEN, pos, true);
  466. }
  467. static int mcp23s08_irq_set_type(struct irq_data *data, unsigned int type)
  468. {
  469. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  470. struct mcp23s08 *mcp = gpiochip_get_data(gc);
  471. unsigned int pos = data->hwirq;
  472. int status = 0;
  473. if ((type & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
  474. mcp_set_bit(mcp, MCP_INTCON, pos, false);
  475. mcp->irq_rise |= BIT(pos);
  476. mcp->irq_fall |= BIT(pos);
  477. } else if (type & IRQ_TYPE_EDGE_RISING) {
  478. mcp_set_bit(mcp, MCP_INTCON, pos, false);
  479. mcp->irq_rise |= BIT(pos);
  480. mcp->irq_fall &= ~BIT(pos);
  481. } else if (type & IRQ_TYPE_EDGE_FALLING) {
  482. mcp_set_bit(mcp, MCP_INTCON, pos, false);
  483. mcp->irq_rise &= ~BIT(pos);
  484. mcp->irq_fall |= BIT(pos);
  485. } else if (type & IRQ_TYPE_LEVEL_HIGH) {
  486. mcp_set_bit(mcp, MCP_INTCON, pos, true);
  487. mcp_set_bit(mcp, MCP_DEFVAL, pos, false);
  488. } else if (type & IRQ_TYPE_LEVEL_LOW) {
  489. mcp_set_bit(mcp, MCP_INTCON, pos, true);
  490. mcp_set_bit(mcp, MCP_DEFVAL, pos, true);
  491. } else
  492. return -EINVAL;
  493. return status;
  494. }
  495. static void mcp23s08_irq_bus_lock(struct irq_data *data)
  496. {
  497. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  498. struct mcp23s08 *mcp = gpiochip_get_data(gc);
  499. mutex_lock(&mcp->lock);
  500. regcache_cache_only(mcp->regmap, true);
  501. }
  502. static void mcp23s08_irq_bus_unlock(struct irq_data *data)
  503. {
  504. struct gpio_chip *gc = irq_data_get_irq_chip_data(data);
  505. struct mcp23s08 *mcp = gpiochip_get_data(gc);
  506. regcache_cache_only(mcp->regmap, false);
  507. regcache_sync(mcp->regmap);
  508. mutex_unlock(&mcp->lock);
  509. }
  510. static struct irq_chip mcp23s08_irq_chip = {
  511. .name = "gpio-mcp23xxx",
  512. .irq_mask = mcp23s08_irq_mask,
  513. .irq_unmask = mcp23s08_irq_unmask,
  514. .irq_set_type = mcp23s08_irq_set_type,
  515. .irq_bus_lock = mcp23s08_irq_bus_lock,
  516. .irq_bus_sync_unlock = mcp23s08_irq_bus_unlock,
  517. };
  518. static int mcp23s08_irq_setup(struct mcp23s08 *mcp)
  519. {
  520. struct gpio_chip *chip = &mcp->chip;
  521. int err;
  522. unsigned long irqflags = IRQF_ONESHOT | IRQF_SHARED;
  523. if (mcp->irq_active_high)
  524. irqflags |= IRQF_TRIGGER_HIGH;
  525. else
  526. irqflags |= IRQF_TRIGGER_LOW;
  527. err = devm_request_threaded_irq(chip->parent, mcp->irq, NULL,
  528. mcp23s08_irq,
  529. irqflags, dev_name(chip->parent), mcp);
  530. if (err != 0) {
  531. dev_err(chip->parent, "unable to request IRQ#%d: %d\n",
  532. mcp->irq, err);
  533. return err;
  534. }
  535. return 0;
  536. }
  537. static int mcp23s08_irqchip_setup(struct mcp23s08 *mcp)
  538. {
  539. struct gpio_chip *chip = &mcp->chip;
  540. int err;
  541. err = gpiochip_irqchip_add_nested(chip,
  542. &mcp23s08_irq_chip,
  543. 0,
  544. handle_simple_irq,
  545. IRQ_TYPE_NONE);
  546. if (err) {
  547. dev_err(chip->parent,
  548. "could not connect irqchip to gpiochip: %d\n", err);
  549. return err;
  550. }
  551. gpiochip_set_nested_irqchip(chip,
  552. &mcp23s08_irq_chip,
  553. mcp->irq);
  554. return 0;
  555. }
  556. /*----------------------------------------------------------------------*/
  557. #ifdef CONFIG_DEBUG_FS
  558. #include <linux/seq_file.h>
  559. /*
  560. * This compares the chip's registers with the register
  561. * cache and corrects any incorrectly set register. This
  562. * can be used to fix state for MCP23xxx, that temporary
  563. * lost its power supply.
  564. */
  565. #define MCP23S08_CONFIG_REGS 7
  566. static int __check_mcp23s08_reg_cache(struct mcp23s08 *mcp)
  567. {
  568. int cached[MCP23S08_CONFIG_REGS];
  569. int err = 0, i;
  570. /* read cached config registers */
  571. for (i = 0; i < MCP23S08_CONFIG_REGS; i++) {
  572. err = mcp_read(mcp, i, &cached[i]);
  573. if (err)
  574. goto out;
  575. }
  576. regcache_cache_bypass(mcp->regmap, true);
  577. for (i = 0; i < MCP23S08_CONFIG_REGS; i++) {
  578. int uncached;
  579. err = mcp_read(mcp, i, &uncached);
  580. if (err)
  581. goto out;
  582. if (uncached != cached[i]) {
  583. dev_err(mcp->dev, "restoring reg 0x%02x from 0x%04x to 0x%04x (power-loss?)\n",
  584. i, uncached, cached[i]);
  585. mcp_write(mcp, i, cached[i]);
  586. }
  587. }
  588. out:
  589. if (err)
  590. dev_err(mcp->dev, "read error: reg=%02x, err=%d", i, err);
  591. regcache_cache_bypass(mcp->regmap, false);
  592. return err;
  593. }
  594. /*
  595. * This shows more info than the generic gpio dump code:
  596. * pullups, deglitching, open drain drive.
  597. */
  598. static void mcp23s08_dbg_show(struct seq_file *s, struct gpio_chip *chip)
  599. {
  600. struct mcp23s08 *mcp;
  601. char bank;
  602. int t;
  603. unsigned mask;
  604. int iodir, gpio, gppu;
  605. mcp = gpiochip_get_data(chip);
  606. /* NOTE: we only handle one bank for now ... */
  607. bank = '0' + ((mcp->addr >> 1) & 0x7);
  608. mutex_lock(&mcp->lock);
  609. t = __check_mcp23s08_reg_cache(mcp);
  610. if (t) {
  611. seq_printf(s, " I/O Error\n");
  612. goto done;
  613. }
  614. t = mcp_read(mcp, MCP_IODIR, &iodir);
  615. if (t) {
  616. seq_printf(s, " I/O Error\n");
  617. goto done;
  618. }
  619. t = mcp_read(mcp, MCP_GPIO, &gpio);
  620. if (t) {
  621. seq_printf(s, " I/O Error\n");
  622. goto done;
  623. }
  624. t = mcp_read(mcp, MCP_GPPU, &gppu);
  625. if (t) {
  626. seq_printf(s, " I/O Error\n");
  627. goto done;
  628. }
  629. for (t = 0, mask = BIT(0); t < chip->ngpio; t++, mask <<= 1) {
  630. const char *label;
  631. label = gpiochip_is_requested(chip, t);
  632. if (!label)
  633. continue;
  634. seq_printf(s, " gpio-%-3d P%c.%d (%-12s) %s %s %s\n",
  635. chip->base + t, bank, t, label,
  636. (iodir & mask) ? "in " : "out",
  637. (gpio & mask) ? "hi" : "lo",
  638. (gppu & mask) ? "up" : " ");
  639. /* NOTE: ignoring the irq-related registers */
  640. }
  641. done:
  642. mutex_unlock(&mcp->lock);
  643. }
  644. #else
  645. #define mcp23s08_dbg_show NULL
  646. #endif
  647. /*----------------------------------------------------------------------*/
  648. static int mcp23s08_probe_one(struct mcp23s08 *mcp, struct device *dev,
  649. void *data, unsigned addr, unsigned type,
  650. unsigned int base, int cs)
  651. {
  652. int status, ret;
  653. bool mirror = false;
  654. bool open_drain = false;
  655. struct regmap_config *one_regmap_config = NULL;
  656. int raw_chip_address = (addr & ~0x40) >> 1;
  657. mutex_init(&mcp->lock);
  658. mcp->dev = dev;
  659. mcp->addr = addr;
  660. mcp->irq_active_high = false;
  661. mcp->chip.direction_input = mcp23s08_direction_input;
  662. mcp->chip.get = mcp23s08_get;
  663. mcp->chip.direction_output = mcp23s08_direction_output;
  664. mcp->chip.set = mcp23s08_set;
  665. mcp->chip.dbg_show = mcp23s08_dbg_show;
  666. #ifdef CONFIG_OF_GPIO
  667. mcp->chip.of_gpio_n_cells = 2;
  668. mcp->chip.of_node = dev->of_node;
  669. #endif
  670. switch (type) {
  671. #ifdef CONFIG_SPI_MASTER
  672. case MCP_TYPE_S08:
  673. case MCP_TYPE_S17:
  674. switch (type) {
  675. case MCP_TYPE_S08:
  676. one_regmap_config =
  677. devm_kmemdup(dev, &mcp23x08_regmap,
  678. sizeof(struct regmap_config), GFP_KERNEL);
  679. mcp->reg_shift = 0;
  680. mcp->chip.ngpio = 8;
  681. mcp->chip.label = devm_kasprintf(dev, GFP_KERNEL,
  682. "mcp23s08.%d", raw_chip_address);
  683. break;
  684. case MCP_TYPE_S17:
  685. one_regmap_config =
  686. devm_kmemdup(dev, &mcp23x17_regmap,
  687. sizeof(struct regmap_config), GFP_KERNEL);
  688. mcp->reg_shift = 1;
  689. mcp->chip.ngpio = 16;
  690. mcp->chip.label = devm_kasprintf(dev, GFP_KERNEL,
  691. "mcp23s17.%d", raw_chip_address);
  692. break;
  693. }
  694. if (!one_regmap_config)
  695. return -ENOMEM;
  696. one_regmap_config->name = devm_kasprintf(dev, GFP_KERNEL, "%d", raw_chip_address);
  697. mcp->regmap = devm_regmap_init(dev, &mcp23sxx_spi_regmap, mcp,
  698. one_regmap_config);
  699. break;
  700. case MCP_TYPE_S18:
  701. one_regmap_config =
  702. devm_kmemdup(dev, &mcp23x17_regmap,
  703. sizeof(struct regmap_config), GFP_KERNEL);
  704. if (!one_regmap_config)
  705. return -ENOMEM;
  706. mcp->regmap = devm_regmap_init(dev, &mcp23sxx_spi_regmap, mcp,
  707. one_regmap_config);
  708. mcp->reg_shift = 1;
  709. mcp->chip.ngpio = 16;
  710. mcp->chip.label = "mcp23s18";
  711. break;
  712. #endif /* CONFIG_SPI_MASTER */
  713. #if IS_ENABLED(CONFIG_I2C)
  714. case MCP_TYPE_008:
  715. mcp->regmap = devm_regmap_init_i2c(data, &mcp23x08_regmap);
  716. mcp->reg_shift = 0;
  717. mcp->chip.ngpio = 8;
  718. mcp->chip.label = "mcp23008";
  719. break;
  720. case MCP_TYPE_017:
  721. mcp->regmap = devm_regmap_init_i2c(data, &mcp23x17_regmap);
  722. mcp->reg_shift = 1;
  723. mcp->chip.ngpio = 16;
  724. mcp->chip.label = "mcp23017";
  725. break;
  726. case MCP_TYPE_018:
  727. mcp->regmap = devm_regmap_init_i2c(data, &mcp23x17_regmap);
  728. mcp->reg_shift = 1;
  729. mcp->chip.ngpio = 16;
  730. mcp->chip.label = "mcp23018";
  731. break;
  732. #endif /* CONFIG_I2C */
  733. default:
  734. dev_err(dev, "invalid device type (%d)\n", type);
  735. return -EINVAL;
  736. }
  737. if (IS_ERR(mcp->regmap))
  738. return PTR_ERR(mcp->regmap);
  739. mcp->chip.base = base;
  740. mcp->chip.can_sleep = true;
  741. mcp->chip.parent = dev;
  742. mcp->chip.owner = THIS_MODULE;
  743. /* verify MCP_IOCON.SEQOP = 0, so sequential reads work,
  744. * and MCP_IOCON.HAEN = 1, so we work with all chips.
  745. */
  746. ret = mcp_read(mcp, MCP_IOCON, &status);
  747. if (ret < 0)
  748. goto fail;
  749. ret = devm_gpiochip_add_data(dev, &mcp->chip, mcp);
  750. if (ret < 0)
  751. goto fail;
  752. mcp->irq_controller =
  753. device_property_read_bool(dev, "interrupt-controller");
  754. if (mcp->irq && mcp->irq_controller) {
  755. mcp->irq_active_high =
  756. device_property_read_bool(dev,
  757. "microchip,irq-active-high");
  758. mirror = device_property_read_bool(dev, "microchip,irq-mirror");
  759. open_drain = device_property_read_bool(dev, "drive-open-drain");
  760. }
  761. if ((status & IOCON_SEQOP) || !(status & IOCON_HAEN) || mirror ||
  762. mcp->irq_active_high || open_drain) {
  763. /* mcp23s17 has IOCON twice, make sure they are in sync */
  764. status &= ~(IOCON_SEQOP | (IOCON_SEQOP << 8));
  765. status |= IOCON_HAEN | (IOCON_HAEN << 8);
  766. if (mcp->irq_active_high)
  767. status |= IOCON_INTPOL | (IOCON_INTPOL << 8);
  768. else
  769. status &= ~(IOCON_INTPOL | (IOCON_INTPOL << 8));
  770. if (mirror)
  771. status |= IOCON_MIRROR | (IOCON_MIRROR << 8);
  772. if (open_drain)
  773. status |= IOCON_ODR | (IOCON_ODR << 8);
  774. if (type == MCP_TYPE_S18 || type == MCP_TYPE_018)
  775. status |= IOCON_INTCC | (IOCON_INTCC << 8);
  776. ret = mcp_write(mcp, MCP_IOCON, status);
  777. if (ret < 0)
  778. goto fail;
  779. }
  780. if (mcp->irq && mcp->irq_controller) {
  781. ret = mcp23s08_irqchip_setup(mcp);
  782. if (ret)
  783. goto fail;
  784. }
  785. if (one_regmap_config) {
  786. mcp->pinctrl_desc.name = devm_kasprintf(dev, GFP_KERNEL,
  787. "mcp23xxx-pinctrl.%d", raw_chip_address);
  788. if (!mcp->pinctrl_desc.name)
  789. return -ENOMEM;
  790. } else {
  791. mcp->pinctrl_desc.name = "mcp23xxx-pinctrl";
  792. }
  793. mcp->pinctrl_desc.pctlops = &mcp_pinctrl_ops;
  794. mcp->pinctrl_desc.confops = &mcp_pinconf_ops;
  795. mcp->pinctrl_desc.npins = mcp->chip.ngpio;
  796. if (mcp->pinctrl_desc.npins == 8)
  797. mcp->pinctrl_desc.pins = mcp23x08_pins;
  798. else if (mcp->pinctrl_desc.npins == 16)
  799. mcp->pinctrl_desc.pins = mcp23x17_pins;
  800. mcp->pinctrl_desc.owner = THIS_MODULE;
  801. mcp->pctldev = devm_pinctrl_register(dev, &mcp->pinctrl_desc, mcp);
  802. if (IS_ERR(mcp->pctldev)) {
  803. ret = PTR_ERR(mcp->pctldev);
  804. goto fail;
  805. }
  806. if (mcp->irq)
  807. ret = mcp23s08_irq_setup(mcp);
  808. fail:
  809. if (ret < 0)
  810. dev_dbg(dev, "can't setup chip %d, --> %d\n", addr, ret);
  811. return ret;
  812. }
  813. /*----------------------------------------------------------------------*/
  814. #ifdef CONFIG_OF
  815. #ifdef CONFIG_SPI_MASTER
  816. static const struct of_device_id mcp23s08_spi_of_match[] = {
  817. {
  818. .compatible = "microchip,mcp23s08",
  819. .data = (void *) MCP_TYPE_S08,
  820. },
  821. {
  822. .compatible = "microchip,mcp23s17",
  823. .data = (void *) MCP_TYPE_S17,
  824. },
  825. {
  826. .compatible = "microchip,mcp23s18",
  827. .data = (void *) MCP_TYPE_S18,
  828. },
  829. /* NOTE: The use of the mcp prefix is deprecated and will be removed. */
  830. {
  831. .compatible = "mcp,mcp23s08",
  832. .data = (void *) MCP_TYPE_S08,
  833. },
  834. {
  835. .compatible = "mcp,mcp23s17",
  836. .data = (void *) MCP_TYPE_S17,
  837. },
  838. { },
  839. };
  840. MODULE_DEVICE_TABLE(of, mcp23s08_spi_of_match);
  841. #endif
  842. #if IS_ENABLED(CONFIG_I2C)
  843. static const struct of_device_id mcp23s08_i2c_of_match[] = {
  844. {
  845. .compatible = "microchip,mcp23008",
  846. .data = (void *) MCP_TYPE_008,
  847. },
  848. {
  849. .compatible = "microchip,mcp23017",
  850. .data = (void *) MCP_TYPE_017,
  851. },
  852. {
  853. .compatible = "microchip,mcp23018",
  854. .data = (void *) MCP_TYPE_018,
  855. },
  856. /* NOTE: The use of the mcp prefix is deprecated and will be removed. */
  857. {
  858. .compatible = "mcp,mcp23008",
  859. .data = (void *) MCP_TYPE_008,
  860. },
  861. {
  862. .compatible = "mcp,mcp23017",
  863. .data = (void *) MCP_TYPE_017,
  864. },
  865. { },
  866. };
  867. MODULE_DEVICE_TABLE(of, mcp23s08_i2c_of_match);
  868. #endif
  869. #endif /* CONFIG_OF */
  870. #if IS_ENABLED(CONFIG_I2C)
  871. static int mcp230xx_probe(struct i2c_client *client,
  872. const struct i2c_device_id *id)
  873. {
  874. struct mcp23s08_platform_data *pdata, local_pdata;
  875. struct mcp23s08 *mcp;
  876. int status;
  877. pdata = dev_get_platdata(&client->dev);
  878. if (!pdata) {
  879. pdata = &local_pdata;
  880. pdata->base = -1;
  881. }
  882. mcp = devm_kzalloc(&client->dev, sizeof(*mcp), GFP_KERNEL);
  883. if (!mcp)
  884. return -ENOMEM;
  885. mcp->irq = client->irq;
  886. status = mcp23s08_probe_one(mcp, &client->dev, client, client->addr,
  887. id->driver_data, pdata->base, 0);
  888. if (status)
  889. return status;
  890. i2c_set_clientdata(client, mcp);
  891. return 0;
  892. }
  893. static const struct i2c_device_id mcp230xx_id[] = {
  894. { "mcp23008", MCP_TYPE_008 },
  895. { "mcp23017", MCP_TYPE_017 },
  896. { "mcp23018", MCP_TYPE_018 },
  897. { },
  898. };
  899. MODULE_DEVICE_TABLE(i2c, mcp230xx_id);
  900. static struct i2c_driver mcp230xx_driver = {
  901. .driver = {
  902. .name = "mcp230xx",
  903. .of_match_table = of_match_ptr(mcp23s08_i2c_of_match),
  904. },
  905. .probe = mcp230xx_probe,
  906. .id_table = mcp230xx_id,
  907. };
  908. static int __init mcp23s08_i2c_init(void)
  909. {
  910. return i2c_add_driver(&mcp230xx_driver);
  911. }
  912. static void mcp23s08_i2c_exit(void)
  913. {
  914. i2c_del_driver(&mcp230xx_driver);
  915. }
  916. #else
  917. static int __init mcp23s08_i2c_init(void) { return 0; }
  918. static void mcp23s08_i2c_exit(void) { }
  919. #endif /* CONFIG_I2C */
  920. /*----------------------------------------------------------------------*/
  921. #ifdef CONFIG_SPI_MASTER
  922. static int mcp23s08_probe(struct spi_device *spi)
  923. {
  924. struct mcp23s08_platform_data *pdata, local_pdata;
  925. unsigned addr;
  926. int chips = 0;
  927. struct mcp23s08_driver_data *data;
  928. int status, type;
  929. unsigned ngpio = 0;
  930. const struct of_device_id *match;
  931. match = of_match_device(of_match_ptr(mcp23s08_spi_of_match), &spi->dev);
  932. if (match)
  933. type = (int)(uintptr_t)match->data;
  934. else
  935. type = spi_get_device_id(spi)->driver_data;
  936. pdata = dev_get_platdata(&spi->dev);
  937. if (!pdata) {
  938. pdata = &local_pdata;
  939. pdata->base = -1;
  940. status = device_property_read_u32(&spi->dev,
  941. "microchip,spi-present-mask", &pdata->spi_present_mask);
  942. if (status) {
  943. status = device_property_read_u32(&spi->dev,
  944. "mcp,spi-present-mask",
  945. &pdata->spi_present_mask);
  946. if (status) {
  947. dev_err(&spi->dev, "missing spi-present-mask");
  948. return -ENODEV;
  949. }
  950. }
  951. }
  952. if (!pdata->spi_present_mask || pdata->spi_present_mask > 0xff) {
  953. dev_err(&spi->dev, "invalid spi-present-mask");
  954. return -ENODEV;
  955. }
  956. for (addr = 0; addr < MCP_MAX_DEV_PER_CS; addr++) {
  957. if (pdata->spi_present_mask & BIT(addr))
  958. chips++;
  959. }
  960. if (!chips)
  961. return -ENODEV;
  962. data = devm_kzalloc(&spi->dev,
  963. sizeof(*data) + chips * sizeof(struct mcp23s08),
  964. GFP_KERNEL);
  965. if (!data)
  966. return -ENOMEM;
  967. spi_set_drvdata(spi, data);
  968. for (addr = 0; addr < MCP_MAX_DEV_PER_CS; addr++) {
  969. if (!(pdata->spi_present_mask & BIT(addr)))
  970. continue;
  971. chips--;
  972. data->mcp[addr] = &data->chip[chips];
  973. data->mcp[addr]->irq = spi->irq;
  974. status = mcp23s08_probe_one(data->mcp[addr], &spi->dev, spi,
  975. 0x40 | (addr << 1), type,
  976. pdata->base, addr);
  977. if (status < 0)
  978. return status;
  979. if (pdata->base != -1)
  980. pdata->base += data->mcp[addr]->chip.ngpio;
  981. ngpio += data->mcp[addr]->chip.ngpio;
  982. }
  983. data->ngpio = ngpio;
  984. return 0;
  985. }
  986. static const struct spi_device_id mcp23s08_ids[] = {
  987. { "mcp23s08", MCP_TYPE_S08 },
  988. { "mcp23s17", MCP_TYPE_S17 },
  989. { "mcp23s18", MCP_TYPE_S18 },
  990. { },
  991. };
  992. MODULE_DEVICE_TABLE(spi, mcp23s08_ids);
  993. static struct spi_driver mcp23s08_driver = {
  994. .probe = mcp23s08_probe,
  995. .id_table = mcp23s08_ids,
  996. .driver = {
  997. .name = "mcp23s08",
  998. .of_match_table = of_match_ptr(mcp23s08_spi_of_match),
  999. },
  1000. };
  1001. static int __init mcp23s08_spi_init(void)
  1002. {
  1003. return spi_register_driver(&mcp23s08_driver);
  1004. }
  1005. static void mcp23s08_spi_exit(void)
  1006. {
  1007. spi_unregister_driver(&mcp23s08_driver);
  1008. }
  1009. #else
  1010. static int __init mcp23s08_spi_init(void) { return 0; }
  1011. static void mcp23s08_spi_exit(void) { }
  1012. #endif /* CONFIG_SPI_MASTER */
  1013. /*----------------------------------------------------------------------*/
  1014. static int __init mcp23s08_init(void)
  1015. {
  1016. int ret;
  1017. ret = mcp23s08_spi_init();
  1018. if (ret)
  1019. goto spi_fail;
  1020. ret = mcp23s08_i2c_init();
  1021. if (ret)
  1022. goto i2c_fail;
  1023. return 0;
  1024. i2c_fail:
  1025. mcp23s08_spi_exit();
  1026. spi_fail:
  1027. return ret;
  1028. }
  1029. /* register after spi/i2c postcore initcall and before
  1030. * subsys initcalls that may rely on these GPIOs
  1031. */
  1032. subsys_initcall(mcp23s08_init);
  1033. static void __exit mcp23s08_exit(void)
  1034. {
  1035. mcp23s08_spi_exit();
  1036. mcp23s08_i2c_exit();
  1037. }
  1038. module_exit(mcp23s08_exit);
  1039. MODULE_LICENSE("GPL");