rk_edp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (c) 2015 Google, Inc
  4. * Copyright 2014 Rockchip Inc.
  5. */
  6. #include <common.h>
  7. #include <clk.h>
  8. #include <display.h>
  9. #include <dm.h>
  10. #include <edid.h>
  11. #include <panel.h>
  12. #include <regmap.h>
  13. #include <syscon.h>
  14. #include <asm/gpio.h>
  15. #include <asm/io.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/edp_rk3288.h>
  18. #include <asm/arch/grf_rk3288.h>
  19. #include <dt-bindings/clock/rk3288-cru.h>
  20. #define MAX_CR_LOOP 5
  21. #define MAX_EQ_LOOP 5
  22. #define DP_LINK_STATUS_SIZE 6
  23. static const char * const voltage_names[] = {
  24. "0.4V", "0.6V", "0.8V", "1.2V"
  25. };
  26. static const char * const pre_emph_names[] = {
  27. "0dB", "3.5dB", "6dB", "9.5dB"
  28. };
  29. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_1200
  30. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPHASIS_9_5
  31. struct rk_edp_priv {
  32. struct rk3288_edp *regs;
  33. struct rk3288_grf *grf;
  34. struct udevice *panel;
  35. struct link_train link_train;
  36. u8 train_set[4];
  37. };
  38. static void rk_edp_init_refclk(struct rk3288_edp *regs)
  39. {
  40. writel(SEL_24M, &regs->analog_ctl_2);
  41. writel(REF_CLK_24M, &regs->pll_reg_1);
  42. writel(LDO_OUTPUT_V_SEL_145 | KVCO_DEFALUT | CHG_PUMP_CUR_SEL_5US |
  43. V2L_CUR_SEL_1MA, &regs->pll_reg_2);
  44. writel(LOCK_DET_CNT_SEL_256 | LOOP_FILTER_RESET | PALL_SSC_RESET |
  45. LOCK_DET_BYPASS | PLL_LOCK_DET_MODE | PLL_LOCK_DET_FORCE,
  46. &regs->pll_reg_3);
  47. writel(REGULATOR_V_SEL_950MV | STANDBY_CUR_SEL |
  48. CHG_PUMP_INOUT_CTRL_1200MV | CHG_PUMP_INPUT_CTRL_OP,
  49. &regs->pll_reg_5);
  50. writel(SSC_OFFSET | SSC_MODE | SSC_DEPTH, &regs->ssc_reg);
  51. writel(TX_SWING_PRE_EMP_MODE | PRE_DRIVER_PW_CTRL1 |
  52. LP_MODE_CLK_REGULATOR | RESISTOR_MSB_CTRL | RESISTOR_CTRL,
  53. &regs->tx_common);
  54. writel(DP_AUX_COMMON_MODE | DP_AUX_EN | AUX_TERM_50OHM,
  55. &regs->dp_aux);
  56. writel(DP_BG_OUT_SEL | DP_DB_CUR_CTRL | DP_BG_SEL | DP_RESISTOR_TUNE_BG,
  57. &regs->dp_bias);
  58. writel(CH1_CH3_SWING_EMP_CTRL | CH0_CH2_SWING_EMP_CTRL,
  59. &regs->dp_reserv2);
  60. }
  61. static void rk_edp_init_interrupt(struct rk3288_edp *regs)
  62. {
  63. /* Set interrupt pin assertion polarity as high */
  64. writel(INT_POL, &regs->int_ctl);
  65. /* Clear pending registers */
  66. writel(0xff, &regs->common_int_sta_1);
  67. writel(0x4f, &regs->common_int_sta_2);
  68. writel(0xff, &regs->common_int_sta_3);
  69. writel(0x27, &regs->common_int_sta_4);
  70. writel(0x7f, &regs->dp_int_sta);
  71. /* 0:mask,1: unmask */
  72. writel(0x00, &regs->common_int_mask_1);
  73. writel(0x00, &regs->common_int_mask_2);
  74. writel(0x00, &regs->common_int_mask_3);
  75. writel(0x00, &regs->common_int_mask_4);
  76. writel(0x00, &regs->int_sta_mask);
  77. }
  78. static void rk_edp_enable_sw_function(struct rk3288_edp *regs)
  79. {
  80. clrbits_le32(&regs->func_en_1, SW_FUNC_EN_N);
  81. }
  82. static bool rk_edp_get_pll_locked(struct rk3288_edp *regs)
  83. {
  84. u32 val;
  85. val = readl(&regs->dp_debug_ctl);
  86. return val & PLL_LOCK;
  87. }
  88. static int rk_edp_init_analog_func(struct rk3288_edp *regs)
  89. {
  90. ulong start;
  91. writel(0x00, &regs->dp_pd);
  92. writel(PLL_LOCK_CHG, &regs->common_int_sta_1);
  93. clrbits_le32(&regs->dp_debug_ctl, F_PLL_LOCK | PLL_LOCK_CTRL);
  94. start = get_timer(0);
  95. while (!rk_edp_get_pll_locked(regs)) {
  96. if (get_timer(start) > PLL_LOCK_TIMEOUT) {
  97. printf("%s: PLL is not locked\n", __func__);
  98. return -ETIMEDOUT;
  99. }
  100. }
  101. /* Enable Serdes FIFO function and Link symbol clock domain module */
  102. clrbits_le32(&regs->func_en_2, SERDES_FIFO_FUNC_EN_N |
  103. LS_CLK_DOMAIN_FUNC_EN_N | AUX_FUNC_EN_N |
  104. SSC_FUNC_EN_N);
  105. return 0;
  106. }
  107. static void rk_edp_init_aux(struct rk3288_edp *regs)
  108. {
  109. /* Clear inerrupts related to AUX channel */
  110. writel(AUX_FUNC_EN_N, &regs->dp_int_sta);
  111. /* Disable AUX channel module */
  112. setbits_le32(&regs->func_en_2, AUX_FUNC_EN_N);
  113. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  114. writel(DEFER_CTRL_EN | DEFER_COUNT(1), &regs->aux_ch_defer_dtl);
  115. /* Enable AUX channel module */
  116. clrbits_le32(&regs->func_en_2, AUX_FUNC_EN_N);
  117. }
  118. static int rk_edp_aux_enable(struct rk3288_edp *regs)
  119. {
  120. ulong start;
  121. setbits_le32(&regs->aux_ch_ctl_2, AUX_EN);
  122. start = get_timer(0);
  123. do {
  124. if (!(readl(&regs->aux_ch_ctl_2) & AUX_EN))
  125. return 0;
  126. } while (get_timer(start) < 20);
  127. return -ETIMEDOUT;
  128. }
  129. static int rk_edp_is_aux_reply(struct rk3288_edp *regs)
  130. {
  131. ulong start;
  132. start = get_timer(0);
  133. while (!(readl(&regs->dp_int_sta) & RPLY_RECEIV)) {
  134. if (get_timer(start) > 10)
  135. return -ETIMEDOUT;
  136. }
  137. writel(RPLY_RECEIV, &regs->dp_int_sta);
  138. return 0;
  139. }
  140. static int rk_edp_start_aux_transaction(struct rk3288_edp *regs)
  141. {
  142. int val, ret;
  143. /* Enable AUX CH operation */
  144. ret = rk_edp_aux_enable(regs);
  145. if (ret) {
  146. debug("AUX CH enable timeout!\n");
  147. return ret;
  148. }
  149. /* Is AUX CH command reply received? */
  150. if (rk_edp_is_aux_reply(regs)) {
  151. debug("AUX CH command reply failed!\n");
  152. return ret;
  153. }
  154. /* Clear interrupt source for AUX CH access error */
  155. val = readl(&regs->dp_int_sta);
  156. if (val & AUX_ERR) {
  157. writel(AUX_ERR, &regs->dp_int_sta);
  158. return -EIO;
  159. }
  160. /* Check AUX CH error access status */
  161. val = readl(&regs->dp_int_sta);
  162. if (val & AUX_STATUS_MASK) {
  163. debug("AUX CH error happens: %d\n\n", val & AUX_STATUS_MASK);
  164. return -EIO;
  165. }
  166. return 0;
  167. }
  168. static int rk_edp_dpcd_transfer(struct rk3288_edp *regs,
  169. unsigned int val_addr, u8 *in_data,
  170. unsigned int length,
  171. enum dpcd_request request)
  172. {
  173. int val;
  174. int i, try_times;
  175. u8 *data;
  176. int ret = 0;
  177. u32 len = 0;
  178. while (length) {
  179. len = min(length, 16U);
  180. for (try_times = 0; try_times < 10; try_times++) {
  181. data = in_data;
  182. /* Clear AUX CH data buffer */
  183. writel(BUF_CLR, &regs->buf_data_ctl);
  184. /* Select DPCD device address */
  185. writel(AUX_ADDR_7_0(val_addr), &regs->aux_addr_7_0);
  186. writel(AUX_ADDR_15_8(val_addr), &regs->aux_addr_15_8);
  187. writel(AUX_ADDR_19_16(val_addr), &regs->aux_addr_19_16);
  188. /*
  189. * Set DisplayPort transaction and read 1 byte
  190. * If bit 3 is 1, DisplayPort transaction.
  191. * If Bit 3 is 0, I2C transaction.
  192. */
  193. if (request == DPCD_WRITE) {
  194. val = AUX_LENGTH(len) |
  195. AUX_TX_COMM_DP_TRANSACTION |
  196. AUX_TX_COMM_WRITE;
  197. for (i = 0; i < len; i++)
  198. writel(*data++, &regs->buf_data[i]);
  199. } else
  200. val = AUX_LENGTH(len) |
  201. AUX_TX_COMM_DP_TRANSACTION |
  202. AUX_TX_COMM_READ;
  203. writel(val, &regs->aux_ch_ctl_1);
  204. /* Start AUX transaction */
  205. ret = rk_edp_start_aux_transaction(regs);
  206. if (ret == 0)
  207. break;
  208. else
  209. printf("read dpcd Aux Transaction fail!\n");
  210. }
  211. if (ret)
  212. return ret;
  213. if (request == DPCD_READ) {
  214. for (i = 0; i < len; i++)
  215. *data++ = (u8)readl(&regs->buf_data[i]);
  216. }
  217. length -= len;
  218. val_addr += len;
  219. in_data += len;
  220. }
  221. return 0;
  222. }
  223. static int rk_edp_dpcd_read(struct rk3288_edp *regs, u32 addr, u8 *values,
  224. size_t size)
  225. {
  226. return rk_edp_dpcd_transfer(regs, addr, values, size, DPCD_READ);
  227. }
  228. static int rk_edp_dpcd_write(struct rk3288_edp *regs, u32 addr, u8 *values,
  229. size_t size)
  230. {
  231. return rk_edp_dpcd_transfer(regs, addr, values, size, DPCD_WRITE);
  232. }
  233. static int rk_edp_link_power_up(struct rk_edp_priv *edp)
  234. {
  235. u8 value;
  236. int ret;
  237. /* DP_SET_POWER register is only available on DPCD v1.1 and later */
  238. if (edp->link_train.revision < 0x11)
  239. return 0;
  240. ret = rk_edp_dpcd_read(edp->regs, DPCD_LINK_POWER_STATE, &value, 1);
  241. if (ret)
  242. return ret;
  243. value &= ~DP_SET_POWER_MASK;
  244. value |= DP_SET_POWER_D0;
  245. ret = rk_edp_dpcd_write(edp->regs, DPCD_LINK_POWER_STATE, &value, 1);
  246. if (ret)
  247. return ret;
  248. /*
  249. * According to the DP 1.1 specification, a "Sink Device must exit the
  250. * power saving state within 1 ms" (Section 2.5.3.1, Table 5-52, "Sink
  251. * Control Field" (register 0x600).
  252. */
  253. mdelay(1);
  254. return 0;
  255. }
  256. static int rk_edp_link_configure(struct rk_edp_priv *edp)
  257. {
  258. u8 values[2];
  259. values[0] = edp->link_train.link_rate;
  260. values[1] = edp->link_train.lane_count;
  261. return rk_edp_dpcd_write(edp->regs, DPCD_LINK_BW_SET, values,
  262. sizeof(values));
  263. }
  264. static void rk_edp_set_link_training(struct rk_edp_priv *edp,
  265. const u8 *training_values)
  266. {
  267. int i;
  268. for (i = 0; i < edp->link_train.lane_count; i++)
  269. writel(training_values[i], &edp->regs->ln_link_trn_ctl[i]);
  270. }
  271. static u8 edp_link_status(const u8 *link_status, int r)
  272. {
  273. return link_status[r - DPCD_LANE0_1_STATUS];
  274. }
  275. static int rk_edp_dpcd_read_link_status(struct rk_edp_priv *edp,
  276. u8 *link_status)
  277. {
  278. return rk_edp_dpcd_read(edp->regs, DPCD_LANE0_1_STATUS, link_status,
  279. DP_LINK_STATUS_SIZE);
  280. }
  281. static u8 edp_get_lane_status(const u8 *link_status, int lane)
  282. {
  283. int i = DPCD_LANE0_1_STATUS + (lane >> 1);
  284. int s = (lane & 1) * 4;
  285. u8 l = edp_link_status(link_status, i);
  286. return (l >> s) & 0xf;
  287. }
  288. static int rk_edp_clock_recovery(const u8 *link_status, int lane_count)
  289. {
  290. int lane;
  291. u8 lane_status;
  292. for (lane = 0; lane < lane_count; lane++) {
  293. lane_status = edp_get_lane_status(link_status, lane);
  294. if ((lane_status & DP_LANE_CR_DONE) == 0)
  295. return -EIO;
  296. }
  297. return 0;
  298. }
  299. static int rk_edp_channel_eq(const u8 *link_status, int lane_count)
  300. {
  301. u8 lane_align;
  302. u8 lane_status;
  303. int lane;
  304. lane_align = edp_link_status(link_status,
  305. DPCD_LANE_ALIGN_STATUS_UPDATED);
  306. if (!(lane_align & DP_INTERLANE_ALIGN_DONE))
  307. return -EIO;
  308. for (lane = 0; lane < lane_count; lane++) {
  309. lane_status = edp_get_lane_status(link_status, lane);
  310. if ((lane_status & DP_CHANNEL_EQ_BITS) != DP_CHANNEL_EQ_BITS)
  311. return -EIO;
  312. }
  313. return 0;
  314. }
  315. static uint rk_edp_get_adjust_request_voltage(const u8 *link_status, int lane)
  316. {
  317. int i = DPCD_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  318. int s = ((lane & 1) ?
  319. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  320. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  321. u8 l = edp_link_status(link_status, i);
  322. return ((l >> s) & 0x3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  323. }
  324. static uint rk_edp_get_adjust_request_pre_emphasis(const u8 *link_status,
  325. int lane)
  326. {
  327. int i = DPCD_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  328. int s = ((lane & 1) ?
  329. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  330. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  331. u8 l = edp_link_status(link_status, i);
  332. return ((l >> s) & 0x3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  333. }
  334. static void edp_get_adjust_train(const u8 *link_status, int lane_count,
  335. u8 train_set[])
  336. {
  337. uint v = 0;
  338. uint p = 0;
  339. int lane;
  340. for (lane = 0; lane < lane_count; lane++) {
  341. uint this_v, this_p;
  342. this_v = rk_edp_get_adjust_request_voltage(link_status, lane);
  343. this_p = rk_edp_get_adjust_request_pre_emphasis(link_status,
  344. lane);
  345. debug("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  346. lane,
  347. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  348. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  349. if (this_v > v)
  350. v = this_v;
  351. if (this_p > p)
  352. p = this_p;
  353. }
  354. if (v >= DP_VOLTAGE_MAX)
  355. v |= DP_TRAIN_MAX_SWING_REACHED;
  356. if (p >= DP_PRE_EMPHASIS_MAX)
  357. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  358. debug("using signal parameters: voltage %s pre_emph %s\n",
  359. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK)
  360. >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  361. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK)
  362. >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  363. for (lane = 0; lane < 4; lane++)
  364. train_set[lane] = v | p;
  365. }
  366. static int rk_edp_link_train_cr(struct rk_edp_priv *edp)
  367. {
  368. struct rk3288_edp *regs = edp->regs;
  369. int clock_recovery;
  370. uint voltage, tries = 0;
  371. u8 status[DP_LINK_STATUS_SIZE];
  372. int i, ret;
  373. u8 value;
  374. value = DP_TRAINING_PATTERN_1;
  375. writel(value, &regs->dp_training_ptn_set);
  376. ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_PATTERN_SET, &value, 1);
  377. if (ret)
  378. return ret;
  379. memset(edp->train_set, '\0', sizeof(edp->train_set));
  380. /* clock recovery loop */
  381. clock_recovery = 0;
  382. tries = 0;
  383. voltage = 0xff;
  384. while (1) {
  385. rk_edp_set_link_training(edp, edp->train_set);
  386. ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_LANE0_SET,
  387. edp->train_set,
  388. edp->link_train.lane_count);
  389. if (ret)
  390. return ret;
  391. mdelay(1);
  392. ret = rk_edp_dpcd_read_link_status(edp, status);
  393. if (ret) {
  394. printf("displayport link status failed, ret=%d\n", ret);
  395. break;
  396. }
  397. clock_recovery = rk_edp_clock_recovery(status,
  398. edp->link_train.lane_count);
  399. if (!clock_recovery)
  400. break;
  401. for (i = 0; i < edp->link_train.lane_count; i++) {
  402. if ((edp->train_set[i] &
  403. DP_TRAIN_MAX_SWING_REACHED) == 0)
  404. break;
  405. }
  406. if (i == edp->link_train.lane_count) {
  407. printf("clock recovery reached max voltage\n");
  408. break;
  409. }
  410. if ((edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) ==
  411. voltage) {
  412. if (++tries == MAX_CR_LOOP) {
  413. printf("clock recovery tried 5 times\n");
  414. break;
  415. }
  416. } else {
  417. tries = 0;
  418. }
  419. voltage = edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  420. /* Compute new train_set as requested by sink */
  421. edp_get_adjust_train(status, edp->link_train.lane_count,
  422. edp->train_set);
  423. }
  424. if (clock_recovery) {
  425. printf("clock recovery failed: %d\n", clock_recovery);
  426. return clock_recovery;
  427. } else {
  428. debug("clock recovery at voltage %d pre-emphasis %d\n",
  429. edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  430. (edp->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  431. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  432. return 0;
  433. }
  434. }
  435. static int rk_edp_link_train_ce(struct rk_edp_priv *edp)
  436. {
  437. struct rk3288_edp *regs = edp->regs;
  438. int channel_eq;
  439. u8 value;
  440. int tries;
  441. u8 status[DP_LINK_STATUS_SIZE];
  442. int ret;
  443. value = DP_TRAINING_PATTERN_2;
  444. writel(value, &regs->dp_training_ptn_set);
  445. ret = rk_edp_dpcd_write(regs, DPCD_TRAINING_PATTERN_SET, &value, 1);
  446. if (ret)
  447. return ret;
  448. /* channel equalization loop */
  449. channel_eq = 0;
  450. for (tries = 0; tries < 5; tries++) {
  451. rk_edp_set_link_training(edp, edp->train_set);
  452. udelay(400);
  453. if (rk_edp_dpcd_read_link_status(edp, status) < 0) {
  454. printf("displayport link status failed\n");
  455. return -1;
  456. }
  457. channel_eq = rk_edp_channel_eq(status,
  458. edp->link_train.lane_count);
  459. if (!channel_eq)
  460. break;
  461. edp_get_adjust_train(status, edp->link_train.lane_count,
  462. edp->train_set);
  463. }
  464. if (channel_eq) {
  465. printf("channel eq failed, ret=%d\n", channel_eq);
  466. return channel_eq;
  467. }
  468. debug("channel eq at voltage %d pre-emphasis %d\n",
  469. edp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  470. (edp->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  471. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  472. return 0;
  473. }
  474. static int rk_edp_init_training(struct rk_edp_priv *edp)
  475. {
  476. u8 values[3];
  477. int ret;
  478. ret = rk_edp_dpcd_read(edp->regs, DPCD_DPCD_REV, values,
  479. sizeof(values));
  480. if (ret < 0)
  481. return ret;
  482. edp->link_train.revision = values[0];
  483. edp->link_train.link_rate = values[1];
  484. edp->link_train.lane_count = values[2] & DP_MAX_LANE_COUNT_MASK;
  485. debug("max link rate:%d.%dGps max number of lanes:%d\n",
  486. edp->link_train.link_rate * 27 / 100,
  487. edp->link_train.link_rate * 27 % 100,
  488. edp->link_train.lane_count);
  489. if ((edp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  490. (edp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  491. debug("Rx Max Link Rate is abnormal :%x\n",
  492. edp->link_train.link_rate);
  493. return -EPERM;
  494. }
  495. if (edp->link_train.lane_count == 0) {
  496. debug("Rx Max Lane count is abnormal :%x\n",
  497. edp->link_train.lane_count);
  498. return -EPERM;
  499. }
  500. ret = rk_edp_link_power_up(edp);
  501. if (ret)
  502. return ret;
  503. return rk_edp_link_configure(edp);
  504. }
  505. static int rk_edp_hw_link_training(struct rk_edp_priv *edp)
  506. {
  507. ulong start;
  508. u32 val;
  509. int ret;
  510. /* Set link rate and count as you want to establish */
  511. writel(edp->link_train.link_rate, &edp->regs->link_bw_set);
  512. writel(edp->link_train.lane_count, &edp->regs->lane_count_set);
  513. ret = rk_edp_link_train_cr(edp);
  514. if (ret)
  515. return ret;
  516. ret = rk_edp_link_train_ce(edp);
  517. if (ret)
  518. return ret;
  519. writel(HW_LT_EN, &edp->regs->dp_hw_link_training);
  520. start = get_timer(0);
  521. do {
  522. val = readl(&edp->regs->dp_hw_link_training);
  523. if (!(val & HW_LT_EN))
  524. break;
  525. } while (get_timer(start) < 10);
  526. if (val & HW_LT_ERR_CODE_MASK) {
  527. printf("edp hw link training error: %d\n",
  528. val >> HW_LT_ERR_CODE_SHIFT);
  529. return -EIO;
  530. }
  531. return 0;
  532. }
  533. static int rk_edp_select_i2c_device(struct rk3288_edp *regs,
  534. unsigned int device_addr,
  535. unsigned int val_addr)
  536. {
  537. int ret;
  538. /* Set EDID device address */
  539. writel(device_addr, &regs->aux_addr_7_0);
  540. writel(0x0, &regs->aux_addr_15_8);
  541. writel(0x0, &regs->aux_addr_19_16);
  542. /* Set offset from base address of EDID device */
  543. writel(val_addr, &regs->buf_data[0]);
  544. /*
  545. * Set I2C transaction and write address
  546. * If bit 3 is 1, DisplayPort transaction.
  547. * If Bit 3 is 0, I2C transaction.
  548. */
  549. writel(AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  550. AUX_TX_COMM_WRITE, &regs->aux_ch_ctl_1);
  551. /* Start AUX transaction */
  552. ret = rk_edp_start_aux_transaction(regs);
  553. if (ret != 0) {
  554. debug("select_i2c_device Aux Transaction fail!\n");
  555. return ret;
  556. }
  557. return 0;
  558. }
  559. static int rk_edp_i2c_read(struct rk3288_edp *regs, unsigned int device_addr,
  560. unsigned int val_addr, unsigned int count, u8 edid[])
  561. {
  562. u32 val;
  563. unsigned int i, j;
  564. unsigned int cur_data_idx;
  565. unsigned int defer = 0;
  566. int ret = 0;
  567. for (i = 0; i < count; i += 16) {
  568. for (j = 0; j < 10; j++) { /* try 10 times */
  569. /* Clear AUX CH data buffer */
  570. writel(BUF_CLR, &regs->buf_data_ctl);
  571. /* Set normal AUX CH command */
  572. clrbits_le32(&regs->aux_ch_ctl_2, ADDR_ONLY);
  573. /*
  574. * If Rx sends defer, Tx sends only reads
  575. * request without sending addres
  576. */
  577. if (!defer) {
  578. ret = rk_edp_select_i2c_device(regs,
  579. device_addr,
  580. val_addr + i);
  581. } else {
  582. defer = 0;
  583. }
  584. /*
  585. * Set I2C transaction and write data
  586. * If bit 3 is 1, DisplayPort transaction.
  587. * If Bit 3 is 0, I2C transaction.
  588. */
  589. writel(AUX_LENGTH(16) | AUX_TX_COMM_I2C_TRANSACTION |
  590. AUX_TX_COMM_READ, &regs->aux_ch_ctl_1);
  591. /* Start AUX transaction */
  592. ret = rk_edp_start_aux_transaction(regs);
  593. if (ret == 0) {
  594. break;
  595. } else {
  596. debug("Aux Transaction fail!\n");
  597. continue;
  598. }
  599. /* Check if Rx sends defer */
  600. val = readl(&regs->aux_rx_comm);
  601. if (val == AUX_RX_COMM_AUX_DEFER ||
  602. val == AUX_RX_COMM_I2C_DEFER) {
  603. debug("Defer: %d\n\n", val);
  604. defer = 1;
  605. }
  606. }
  607. if (ret)
  608. return ret;
  609. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  610. val = readl(&regs->buf_data[cur_data_idx]);
  611. edid[i + cur_data_idx] = (u8)val;
  612. }
  613. }
  614. return 0;
  615. }
  616. static int rk_edp_set_link_train(struct rk_edp_priv *edp)
  617. {
  618. int ret;
  619. ret = rk_edp_init_training(edp);
  620. if (ret) {
  621. printf("DP LT init failed!\n");
  622. return ret;
  623. }
  624. ret = rk_edp_hw_link_training(edp);
  625. if (ret)
  626. return ret;
  627. return 0;
  628. }
  629. static void rk_edp_init_video(struct rk3288_edp *regs)
  630. {
  631. writel(VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG,
  632. &regs->common_int_sta_1);
  633. writel(CHA_CRI(4) | CHA_CTRL, &regs->sys_ctl_2);
  634. writel(VID_HRES_TH(2) | VID_VRES_TH(0), &regs->video_ctl_8);
  635. }
  636. static void rk_edp_config_video_slave_mode(struct rk3288_edp *regs)
  637. {
  638. clrbits_le32(&regs->func_en_1, VID_FIFO_FUNC_EN_N | VID_CAP_FUNC_EN_N);
  639. }
  640. static void rk_edp_set_video_cr_mn(struct rk3288_edp *regs,
  641. enum clock_recovery_m_value_type type,
  642. u32 m_value,
  643. u32 n_value)
  644. {
  645. if (type == REGISTER_M) {
  646. setbits_le32(&regs->sys_ctl_4, FIX_M_VID);
  647. writel(m_value & 0xff, &regs->m_vid_0);
  648. writel((m_value >> 8) & 0xff, &regs->m_vid_1);
  649. writel((m_value >> 16) & 0xff, &regs->m_vid_2);
  650. writel(n_value & 0xf, &regs->n_vid_0);
  651. writel((n_value >> 8) & 0xff, &regs->n_vid_1);
  652. writel((n_value >> 16) & 0xff, &regs->n_vid_2);
  653. } else {
  654. clrbits_le32(&regs->sys_ctl_4, FIX_M_VID);
  655. writel(0x00, &regs->n_vid_0);
  656. writel(0x80, &regs->n_vid_1);
  657. writel(0x00, &regs->n_vid_2);
  658. }
  659. }
  660. static int rk_edp_is_video_stream_clock_on(struct rk3288_edp *regs)
  661. {
  662. ulong start;
  663. u32 val;
  664. start = get_timer(0);
  665. do {
  666. val = readl(&regs->sys_ctl_1);
  667. /* must write value to update DET_STA bit status */
  668. writel(val, &regs->sys_ctl_1);
  669. val = readl(&regs->sys_ctl_1);
  670. if (!(val & DET_STA))
  671. continue;
  672. val = readl(&regs->sys_ctl_2);
  673. /* must write value to update CHA_STA bit status */
  674. writel(val, &regs->sys_ctl_2);
  675. val = readl(&regs->sys_ctl_2);
  676. if (!(val & CHA_STA))
  677. return 0;
  678. } while (get_timer(start) < 100);
  679. return -ETIMEDOUT;
  680. }
  681. static int rk_edp_is_video_stream_on(struct rk_edp_priv *edp)
  682. {
  683. ulong start;
  684. u32 val;
  685. start = get_timer(0);
  686. do {
  687. val = readl(&edp->regs->sys_ctl_3);
  688. /* must write value to update STRM_VALID bit status */
  689. writel(val, &edp->regs->sys_ctl_3);
  690. val = readl(&edp->regs->sys_ctl_3);
  691. if (!(val & STRM_VALID))
  692. return 0;
  693. } while (get_timer(start) < 100);
  694. return -ETIMEDOUT;
  695. }
  696. static int rk_edp_config_video(struct rk_edp_priv *edp)
  697. {
  698. int ret;
  699. rk_edp_config_video_slave_mode(edp->regs);
  700. if (!rk_edp_get_pll_locked(edp->regs)) {
  701. debug("PLL is not locked yet.\n");
  702. return -ETIMEDOUT;
  703. }
  704. ret = rk_edp_is_video_stream_clock_on(edp->regs);
  705. if (ret)
  706. return ret;
  707. /* Set to use the register calculated M/N video */
  708. rk_edp_set_video_cr_mn(edp->regs, CALCULATED_M, 0, 0);
  709. /* For video bist, Video timing must be generated by register */
  710. clrbits_le32(&edp->regs->video_ctl_10, F_SEL);
  711. /* Disable video mute */
  712. clrbits_le32(&edp->regs->video_ctl_1, VIDEO_MUTE);
  713. /* Enable video at next frame */
  714. setbits_le32(&edp->regs->video_ctl_1, VIDEO_EN);
  715. return rk_edp_is_video_stream_on(edp);
  716. }
  717. static void rockchip_edp_force_hpd(struct rk_edp_priv *edp)
  718. {
  719. setbits_le32(&edp->regs->sys_ctl_3, F_HPD | HPD_CTRL);
  720. }
  721. static int rockchip_edp_get_plug_in_status(struct rk_edp_priv *edp)
  722. {
  723. u32 val;
  724. val = readl(&edp->regs->sys_ctl_3);
  725. if (val & HPD_STATUS)
  726. return 1;
  727. return 0;
  728. }
  729. /*
  730. * support edp HPD function
  731. * some hardware version do not support edp hdp,
  732. * we use 200ms to try to get the hpd single now,
  733. * if we can not get edp hpd single, it will delay 200ms,
  734. * also meet the edp power timing request, to compatible
  735. * all of the hardware version
  736. */
  737. static void rockchip_edp_wait_hpd(struct rk_edp_priv *edp)
  738. {
  739. ulong start;
  740. start = get_timer(0);
  741. do {
  742. if (rockchip_edp_get_plug_in_status(edp))
  743. return;
  744. udelay(100);
  745. } while (get_timer(start) < 200);
  746. debug("do not get hpd single, force hpd\n");
  747. rockchip_edp_force_hpd(edp);
  748. }
  749. static int rk_edp_enable(struct udevice *dev, int panel_bpp,
  750. const struct display_timing *edid)
  751. {
  752. struct rk_edp_priv *priv = dev_get_priv(dev);
  753. int ret = 0;
  754. ret = rk_edp_set_link_train(priv);
  755. if (ret) {
  756. printf("link train failed!\n");
  757. return ret;
  758. }
  759. rk_edp_init_video(priv->regs);
  760. ret = rk_edp_config_video(priv);
  761. if (ret) {
  762. printf("config video failed\n");
  763. return ret;
  764. }
  765. ret = panel_enable_backlight(priv->panel);
  766. if (ret) {
  767. debug("%s: backlight error: %d\n", __func__, ret);
  768. return ret;
  769. }
  770. return 0;
  771. }
  772. static int rk_edp_read_edid(struct udevice *dev, u8 *buf, int buf_size)
  773. {
  774. struct rk_edp_priv *priv = dev_get_priv(dev);
  775. u32 edid_size = EDID_LENGTH;
  776. int ret;
  777. int i;
  778. for (i = 0; i < 3; i++) {
  779. ret = rk_edp_i2c_read(priv->regs, EDID_ADDR, EDID_HEADER,
  780. EDID_LENGTH, &buf[EDID_HEADER]);
  781. if (ret) {
  782. debug("EDID read failed\n");
  783. continue;
  784. }
  785. /*
  786. * check if the EDID has an extension flag, and read additional
  787. * EDID data if needed
  788. */
  789. if (buf[EDID_EXTENSION_FLAG]) {
  790. edid_size += EDID_LENGTH;
  791. ret = rk_edp_i2c_read(priv->regs, EDID_ADDR,
  792. EDID_LENGTH, EDID_LENGTH,
  793. &buf[EDID_LENGTH]);
  794. if (ret) {
  795. debug("EDID Read failed!\n");
  796. continue;
  797. }
  798. }
  799. goto done;
  800. }
  801. /* After 3 attempts, give up */
  802. return ret;
  803. done:
  804. return edid_size;
  805. }
  806. static int rk_edp_ofdata_to_platdata(struct udevice *dev)
  807. {
  808. struct rk_edp_priv *priv = dev_get_priv(dev);
  809. priv->regs = (struct rk3288_edp *)devfdt_get_addr(dev);
  810. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  811. return 0;
  812. }
  813. static int rk_edp_remove(struct udevice *dev)
  814. {
  815. struct rk_edp_priv *priv = dev_get_priv(dev);
  816. struct rk3288_edp *regs = priv->regs;
  817. setbits_le32(&regs->video_ctl_1, VIDEO_MUTE);
  818. clrbits_le32(&regs->video_ctl_1, VIDEO_EN);
  819. clrbits_le32(&regs->sys_ctl_3, F_HPD | HPD_CTRL);
  820. setbits_le32(&regs->func_en_1, SW_FUNC_EN_N);
  821. return 0;
  822. }
  823. static int rk_edp_probe(struct udevice *dev)
  824. {
  825. struct display_plat *uc_plat = dev_get_uclass_platdata(dev);
  826. struct rk_edp_priv *priv = dev_get_priv(dev);
  827. struct rk3288_edp *regs = priv->regs;
  828. struct clk clk;
  829. int ret;
  830. ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "rockchip,panel",
  831. &priv->panel);
  832. if (ret) {
  833. debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
  834. dev->name, ret);
  835. return ret;
  836. }
  837. int vop_id = uc_plat->source_id;
  838. debug("%s, uc_plat=%p, vop_id=%u\n", __func__, uc_plat, vop_id);
  839. ret = clk_get_by_index(dev, 1, &clk);
  840. if (ret >= 0) {
  841. ret = clk_set_rate(&clk, 0);
  842. clk_free(&clk);
  843. }
  844. if (ret) {
  845. debug("%s: Failed to set EDP clock: ret=%d\n", __func__, ret);
  846. return ret;
  847. }
  848. ret = clk_get_by_index(uc_plat->src_dev, 0, &clk);
  849. if (ret >= 0) {
  850. ret = clk_set_rate(&clk, 192000000);
  851. clk_free(&clk);
  852. }
  853. if (ret < 0) {
  854. debug("%s: Failed to set clock in source device '%s': ret=%d\n",
  855. __func__, uc_plat->src_dev->name, ret);
  856. return ret;
  857. }
  858. /* grf_edp_ref_clk_sel: from internal 24MHz or 27MHz clock */
  859. rk_setreg(&priv->grf->soc_con12, 1 << 4);
  860. /* select epd signal from vop0 or vop1 */
  861. rk_setreg(&priv->grf->soc_con6, (vop_id == 1) ? (1 << 5) : (1 << 5));
  862. rockchip_edp_wait_hpd(priv);
  863. rk_edp_init_refclk(regs);
  864. rk_edp_init_interrupt(regs);
  865. rk_edp_enable_sw_function(regs);
  866. ret = rk_edp_init_analog_func(regs);
  867. if (ret)
  868. return ret;
  869. rk_edp_init_aux(regs);
  870. return 0;
  871. }
  872. static const struct dm_display_ops dp_rockchip_ops = {
  873. .read_edid = rk_edp_read_edid,
  874. .enable = rk_edp_enable,
  875. };
  876. static const struct udevice_id rockchip_dp_ids[] = {
  877. { .compatible = "rockchip,rk3288-edp" },
  878. { }
  879. };
  880. U_BOOT_DRIVER(dp_rockchip) = {
  881. .name = "edp_rockchip",
  882. .id = UCLASS_DISPLAY,
  883. .of_match = rockchip_dp_ids,
  884. .ops = &dp_rockchip_ops,
  885. .ofdata_to_platdata = rk_edp_ofdata_to_platdata,
  886. .probe = rk_edp_probe,
  887. .remove = rk_edp_remove,
  888. .priv_auto_alloc_size = sizeof(struct rk_edp_priv),
  889. };