| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393 | // SPDX-License-Identifier: GPL-2.0+/* * (C) Copyright 2018 - Beniamino Galvani <b.galvani@gmail.com> * (C) Copyright 2018 - BayLibre, SAS * Author: Neil Armstrong <narmstrong@baylibre.com> */#include <common.h>#include <asm/arch/clock.h>#include <asm/io.h>#include <clk-uclass.h>#include <div64.h>#include <dm.h>#include <dt-bindings/clock/gxbb-clkc.h>#include "clk_meson.h"#define XTAL_RATE 24000000struct meson_clk {	void __iomem *addr;};static ulong meson_clk_get_rate_by_id(struct clk *clk, unsigned long id);struct meson_gate gates[] = {	/* Everything Else (EE) domain gates */	MESON_GATE(CLKID_DDR, HHI_GCLK_MPEG0, 0),	MESON_GATE(CLKID_DOS, HHI_GCLK_MPEG0, 1),	MESON_GATE(CLKID_ISA, HHI_GCLK_MPEG0, 5),	MESON_GATE(CLKID_PL301, HHI_GCLK_MPEG0, 6),	MESON_GATE(CLKID_PERIPHS, HHI_GCLK_MPEG0, 7),	MESON_GATE(CLKID_SPICC, HHI_GCLK_MPEG0, 8),	MESON_GATE(CLKID_I2C, HHI_GCLK_MPEG0, 9),	MESON_GATE(CLKID_SAR_ADC, HHI_GCLK_MPEG0, 10),	MESON_GATE(CLKID_SMART_CARD, HHI_GCLK_MPEG0, 11),	MESON_GATE(CLKID_RNG0, HHI_GCLK_MPEG0, 12),	MESON_GATE(CLKID_UART0, HHI_GCLK_MPEG0, 13),	MESON_GATE(CLKID_SDHC, HHI_GCLK_MPEG0, 14),	MESON_GATE(CLKID_STREAM, HHI_GCLK_MPEG0, 15),	MESON_GATE(CLKID_ASYNC_FIFO, HHI_GCLK_MPEG0, 16),	MESON_GATE(CLKID_SDIO, HHI_GCLK_MPEG0, 17),	MESON_GATE(CLKID_ABUF, HHI_GCLK_MPEG0, 18),	MESON_GATE(CLKID_HIU_IFACE, HHI_GCLK_MPEG0, 19),	MESON_GATE(CLKID_ASSIST_MISC, HHI_GCLK_MPEG0, 23),	MESON_GATE(CLKID_SD_EMMC_A, HHI_GCLK_MPEG0, 24),	MESON_GATE(CLKID_SD_EMMC_B, HHI_GCLK_MPEG0, 25),	MESON_GATE(CLKID_SD_EMMC_C, HHI_GCLK_MPEG0, 26),	MESON_GATE(CLKID_SPI, HHI_GCLK_MPEG0, 30),	MESON_GATE(CLKID_I2S_SPDIF, HHI_GCLK_MPEG1, 2),	MESON_GATE(CLKID_ETH, HHI_GCLK_MPEG1, 3),	MESON_GATE(CLKID_DEMUX, HHI_GCLK_MPEG1, 4),	MESON_GATE(CLKID_AIU_GLUE, HHI_GCLK_MPEG1, 6),	MESON_GATE(CLKID_IEC958, HHI_GCLK_MPEG1, 7),	MESON_GATE(CLKID_I2S_OUT, HHI_GCLK_MPEG1, 8),	MESON_GATE(CLKID_AMCLK, HHI_GCLK_MPEG1, 9),	MESON_GATE(CLKID_AIFIFO2, HHI_GCLK_MPEG1, 10),	MESON_GATE(CLKID_MIXER, HHI_GCLK_MPEG1, 11),	MESON_GATE(CLKID_MIXER_IFACE, HHI_GCLK_MPEG1, 12),	MESON_GATE(CLKID_ADC, HHI_GCLK_MPEG1, 13),	MESON_GATE(CLKID_BLKMV, HHI_GCLK_MPEG1, 14),	MESON_GATE(CLKID_AIU, HHI_GCLK_MPEG1, 15),	MESON_GATE(CLKID_UART1, HHI_GCLK_MPEG1, 16),	MESON_GATE(CLKID_G2D, HHI_GCLK_MPEG1, 20),	MESON_GATE(CLKID_USB0, HHI_GCLK_MPEG1, 21),	MESON_GATE(CLKID_USB1, HHI_GCLK_MPEG1, 22),	MESON_GATE(CLKID_RESET, HHI_GCLK_MPEG1, 23),	MESON_GATE(CLKID_NAND, HHI_GCLK_MPEG1, 24),	MESON_GATE(CLKID_DOS_PARSER, HHI_GCLK_MPEG1, 25),	MESON_GATE(CLKID_USB, HHI_GCLK_MPEG1, 26),	MESON_GATE(CLKID_VDIN1, HHI_GCLK_MPEG1, 28),	MESON_GATE(CLKID_AHB_ARB0, HHI_GCLK_MPEG1, 29),	MESON_GATE(CLKID_EFUSE, HHI_GCLK_MPEG1, 30),	MESON_GATE(CLKID_BOOT_ROM, HHI_GCLK_MPEG1, 31),	MESON_GATE(CLKID_AHB_DATA_BUS, HHI_GCLK_MPEG2, 1),	MESON_GATE(CLKID_AHB_CTRL_BUS, HHI_GCLK_MPEG2, 2),	MESON_GATE(CLKID_HDMI_INTR_SYNC, HHI_GCLK_MPEG2, 3),	MESON_GATE(CLKID_HDMI_PCLK, HHI_GCLK_MPEG2, 4),	MESON_GATE(CLKID_USB1_DDR_BRIDGE, HHI_GCLK_MPEG2, 8),	MESON_GATE(CLKID_USB0_DDR_BRIDGE, HHI_GCLK_MPEG2, 9),	MESON_GATE(CLKID_MMC_PCLK, HHI_GCLK_MPEG2, 11),	MESON_GATE(CLKID_DVIN, HHI_GCLK_MPEG2, 12),	MESON_GATE(CLKID_UART2, HHI_GCLK_MPEG2, 15),	MESON_GATE(CLKID_SANA, HHI_GCLK_MPEG2, 22),	MESON_GATE(CLKID_VPU_INTR, HHI_GCLK_MPEG2, 25),	MESON_GATE(CLKID_SEC_AHB_AHB3_BRIDGE, HHI_GCLK_MPEG2, 26),	MESON_GATE(CLKID_CLK81_A53, HHI_GCLK_MPEG2, 29),	MESON_GATE(CLKID_VCLK2_VENCI0, HHI_GCLK_OTHER, 1),	MESON_GATE(CLKID_VCLK2_VENCI1, HHI_GCLK_OTHER, 2),	MESON_GATE(CLKID_VCLK2_VENCP0, HHI_GCLK_OTHER, 3),	MESON_GATE(CLKID_VCLK2_VENCP1, HHI_GCLK_OTHER, 4),	MESON_GATE(CLKID_GCLK_VENCI_INT0, HHI_GCLK_OTHER, 8),	MESON_GATE(CLKID_DAC_CLK, HHI_GCLK_OTHER, 10),	MESON_GATE(CLKID_AOCLK_GATE, HHI_GCLK_OTHER, 14),	MESON_GATE(CLKID_IEC958_GATE, HHI_GCLK_OTHER, 16),	MESON_GATE(CLKID_ENC480P, HHI_GCLK_OTHER, 20),	MESON_GATE(CLKID_RNG1, HHI_GCLK_OTHER, 21),	MESON_GATE(CLKID_GCLK_VENCI_INT1, HHI_GCLK_OTHER, 22),	MESON_GATE(CLKID_VCLK2_VENCLMCC, HHI_GCLK_OTHER, 24),	MESON_GATE(CLKID_VCLK2_VENCL, HHI_GCLK_OTHER, 25),	MESON_GATE(CLKID_VCLK_OTHER, HHI_GCLK_OTHER, 26),	MESON_GATE(CLKID_EDP, HHI_GCLK_OTHER, 31),	/* Always On (AO) domain gates */	MESON_GATE(CLKID_AO_MEDIA_CPU, HHI_GCLK_AO, 0),	MESON_GATE(CLKID_AO_AHB_SRAM, HHI_GCLK_AO, 1),	MESON_GATE(CLKID_AO_AHB_BUS, HHI_GCLK_AO, 2),	MESON_GATE(CLKID_AO_IFACE, HHI_GCLK_AO, 3),	MESON_GATE(CLKID_AO_I2C, HHI_GCLK_AO, 4),	/* PLL Gates */	/* CLKID_FCLK_DIV2 is critical for the SCPI Processor */	MESON_GATE(CLKID_FCLK_DIV3, HHI_MPLL_CNTL6, 28),	MESON_GATE(CLKID_FCLK_DIV4, HHI_MPLL_CNTL6, 29),	MESON_GATE(CLKID_FCLK_DIV5, HHI_MPLL_CNTL6, 30),	MESON_GATE(CLKID_FCLK_DIV7, HHI_MPLL_CNTL6, 31),	MESON_GATE(CLKID_MPLL0, HHI_MPLL_CNTL7, 14),	MESON_GATE(CLKID_MPLL1, HHI_MPLL_CNTL8, 14),	MESON_GATE(CLKID_MPLL2, HHI_MPLL_CNTL9, 14),	/* CLKID_CLK81 is critical for the system */	/* Peripheral Gates */	MESON_GATE(CLKID_SAR_ADC_CLK, HHI_SAR_CLK_CNTL, 8),	MESON_GATE(CLKID_SD_EMMC_A_CLK0, HHI_SD_EMMC_CLK_CNTL, 7),	MESON_GATE(CLKID_SD_EMMC_B_CLK0, HHI_SD_EMMC_CLK_CNTL, 23),	MESON_GATE(CLKID_SD_EMMC_C_CLK0, HHI_NAND_CLK_CNTL, 7),};static int meson_set_gate(struct clk *clk, bool on){	struct meson_clk *priv = dev_get_priv(clk->dev);	struct meson_gate *gate;	if (clk->id >= ARRAY_SIZE(gates))		return -ENOENT;	gate = &gates[clk->id];	if (gate->reg == 0)		return 0;	clrsetbits_le32(priv->addr + gate->reg,			BIT(gate->bit), on ? BIT(gate->bit) : 0);	return 0;}static int meson_clk_enable(struct clk *clk){	return meson_set_gate(clk, true);}static int meson_clk_disable(struct clk *clk){	return meson_set_gate(clk, false);}static unsigned long meson_clk81_get_rate(struct clk *clk){	struct meson_clk *priv = dev_get_priv(clk->dev);	unsigned long parent_rate;	u32 reg;	int parents[] = {		-1,		-1,		CLKID_FCLK_DIV7,		CLKID_MPLL1,		CLKID_MPLL2,		CLKID_FCLK_DIV4,		CLKID_FCLK_DIV3,		CLKID_FCLK_DIV5	};	/* mux */	reg = readl(priv->addr + HHI_MPEG_CLK_CNTL);	reg = (reg >> 12) & 7;	switch (reg) {	case 0:		parent_rate = XTAL_RATE;		break;	case 1:		return -ENOENT;	default:		parent_rate = meson_clk_get_rate_by_id(clk, parents[reg]);	}	/* divider */	reg = readl(priv->addr + HHI_MPEG_CLK_CNTL);	reg = reg & ((1 << 7) - 1);	return parent_rate / reg;}static long mpll_rate_from_params(unsigned long parent_rate,				  unsigned long sdm,				  unsigned long n2){	unsigned long divisor = (SDM_DEN * n2) + sdm;	if (n2 < N2_MIN)		return -EINVAL;	return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor);}static struct parm meson_mpll0_parm[3] = {	{HHI_MPLL_CNTL7, 0, 14}, /* psdm */	{HHI_MPLL_CNTL7, 16, 9}, /* pn2 */};static struct parm meson_mpll1_parm[3] = {	{HHI_MPLL_CNTL8, 0, 14}, /* psdm */	{HHI_MPLL_CNTL8, 16, 9}, /* pn2 */};static struct parm meson_mpll2_parm[3] = {	{HHI_MPLL_CNTL9, 0, 14}, /* psdm */	{HHI_MPLL_CNTL9, 16, 9}, /* pn2 */};/* * MultiPhase Locked Loops are outputs from a PLL with additional frequency * scaling capabilities. MPLL rates are calculated as: * * f(N2_integer, SDM_IN ) = 2.0G/(N2_integer + SDM_IN/16384) */static ulong meson_mpll_get_rate(struct clk *clk, unsigned long id){	struct meson_clk *priv = dev_get_priv(clk->dev);	struct parm *psdm, *pn2;	unsigned long reg, sdm, n2;	unsigned long parent_rate;	switch (id) {	case CLKID_MPLL0:		psdm = &meson_mpll0_parm[0];		pn2 = &meson_mpll0_parm[1];		break;	case CLKID_MPLL1:		psdm = &meson_mpll1_parm[0];		pn2 = &meson_mpll1_parm[1];		break;	case CLKID_MPLL2:		psdm = &meson_mpll2_parm[0];		pn2 = &meson_mpll2_parm[1];		break;	default:		return -ENOENT;	}	parent_rate = meson_clk_get_rate_by_id(clk, CLKID_FIXED_PLL);	if (IS_ERR_VALUE(parent_rate))		return parent_rate;	reg = readl(priv->addr + psdm->reg_off);	sdm = PARM_GET(psdm->width, psdm->shift, reg);	reg = readl(priv->addr + pn2->reg_off);	n2 = PARM_GET(pn2->width, pn2->shift, reg);	return mpll_rate_from_params(parent_rate, sdm, n2);}static struct parm meson_fixed_pll_parm[3] = {	{HHI_MPLL_CNTL, 0, 9}, /* pm */	{HHI_MPLL_CNTL, 9, 5}, /* pn */	{HHI_MPLL_CNTL, 16, 2}, /* pod */};static struct parm meson_sys_pll_parm[3] = {	{HHI_SYS_PLL_CNTL, 0, 9}, /* pm */	{HHI_SYS_PLL_CNTL, 9, 5}, /* pn */	{HHI_SYS_PLL_CNTL, 10, 2}, /* pod */};static ulong meson_pll_get_rate(struct clk *clk, unsigned long id){	struct meson_clk *priv = dev_get_priv(clk->dev);	struct parm *pm, *pn, *pod;	unsigned long parent_rate_mhz = XTAL_RATE / 1000000;	u16 n, m, od;	u32 reg;	switch (id) {	case CLKID_FIXED_PLL:		pm = &meson_fixed_pll_parm[0];		pn = &meson_fixed_pll_parm[1];		pod = &meson_fixed_pll_parm[2];		break;	case CLKID_SYS_PLL:		pm = &meson_sys_pll_parm[0];		pn = &meson_sys_pll_parm[1];		pod = &meson_sys_pll_parm[2];		break;	default:		return -ENOENT;	}	reg = readl(priv->addr + pn->reg_off);	n = PARM_GET(pn->width, pn->shift, reg);	reg = readl(priv->addr + pm->reg_off);	m = PARM_GET(pm->width, pm->shift, reg);	reg = readl(priv->addr + pod->reg_off);	od = PARM_GET(pod->width, pod->shift, reg);	return ((parent_rate_mhz * m / n) >> od) * 1000000;}static ulong meson_clk_get_rate_by_id(struct clk *clk, unsigned long id){	ulong rate;	switch (id) {	case CLKID_FIXED_PLL:	case CLKID_SYS_PLL:		rate = meson_pll_get_rate(clk, id);		break;	case CLKID_FCLK_DIV2:		rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 2;		break;	case CLKID_FCLK_DIV3:		rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 3;		break;	case CLKID_FCLK_DIV4:		rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 4;		break;	case CLKID_FCLK_DIV5:		rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 5;		break;	case CLKID_FCLK_DIV7:		rate = meson_pll_get_rate(clk, CLKID_FIXED_PLL) / 7;		break;	case CLKID_MPLL0:	case CLKID_MPLL1:	case CLKID_MPLL2:		rate = meson_mpll_get_rate(clk, id);		break;	case CLKID_CLK81:		rate = meson_clk81_get_rate(clk);		break;	default:		if (gates[id].reg != 0) {			/* a clock gate */			rate = meson_clk81_get_rate(clk);			break;		}		return -ENOENT;	}	printf("clock %lu has rate %lu\n", id, rate);	return rate;}static ulong meson_clk_get_rate(struct clk *clk){	return meson_clk_get_rate_by_id(clk, clk->id);}static int meson_clk_probe(struct udevice *dev){	struct meson_clk *priv = dev_get_priv(dev);	priv->addr = dev_read_addr_ptr(dev);	debug("meson-clk: probed at addr %p\n", priv->addr);	return 0;}static struct clk_ops meson_clk_ops = {	.disable	= meson_clk_disable,	.enable		= meson_clk_enable,	.get_rate	= meson_clk_get_rate,};static const struct udevice_id meson_clk_ids[] = {	{ .compatible = "amlogic,gxbb-clkc" },	{ .compatible = "amlogic,gxl-clkc" },	{ }};U_BOOT_DRIVER(meson_clk) = {	.name		= "meson_clk",	.id		= UCLASS_CLK,	.of_match	= meson_clk_ids,	.priv_auto_alloc_size = sizeof(struct meson_clk),	.ops		= &meson_clk_ops,	.probe		= meson_clk_probe,};
 |