msm_sdhci.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Qualcomm SDHCI driver - SD/eMMC controller
  4. *
  5. * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
  6. *
  7. * Based on Linux driver
  8. */
  9. #include <common.h>
  10. #include <clk.h>
  11. #include <dm.h>
  12. #include <sdhci.h>
  13. #include <wait_bit.h>
  14. #include <asm/io.h>
  15. #include <linux/bitops.h>
  16. /* Non-standard registers needed for SDHCI startup */
  17. #define SDCC_MCI_POWER 0x0
  18. #define SDCC_MCI_POWER_SW_RST BIT(7)
  19. /* This is undocumented register */
  20. #define SDCC_MCI_VERSION 0x50
  21. #define SDCC_MCI_VERSION_MAJOR_SHIFT 28
  22. #define SDCC_MCI_VERSION_MAJOR_MASK (0xf << SDCC_MCI_VERSION_MAJOR_SHIFT)
  23. #define SDCC_MCI_VERSION_MINOR_MASK 0xff
  24. #define SDCC_MCI_STATUS2 0x6C
  25. #define SDCC_MCI_STATUS2_MCI_ACT 0x1
  26. #define SDCC_MCI_HC_MODE 0x78
  27. /* Offset to SDHCI registers */
  28. #define SDCC_SDHCI_OFFSET 0x900
  29. /* Non standard (?) SDHCI register */
  30. #define SDHCI_VENDOR_SPEC_CAPABILITIES0 0x11c
  31. struct msm_sdhc_plat {
  32. struct mmc_config cfg;
  33. struct mmc mmc;
  34. };
  35. struct msm_sdhc {
  36. struct sdhci_host host;
  37. void *base;
  38. };
  39. DECLARE_GLOBAL_DATA_PTR;
  40. static int msm_sdc_clk_init(struct udevice *dev)
  41. {
  42. int node = dev_of_offset(dev);
  43. uint clk_rate = fdtdec_get_uint(gd->fdt_blob, node, "clock-frequency",
  44. 400000);
  45. uint clkd[2]; /* clk_id and clk_no */
  46. int clk_offset;
  47. struct udevice *clk_dev;
  48. struct clk clk;
  49. int ret;
  50. ret = fdtdec_get_int_array(gd->fdt_blob, node, "clock", clkd, 2);
  51. if (ret)
  52. return ret;
  53. clk_offset = fdt_node_offset_by_phandle(gd->fdt_blob, clkd[0]);
  54. if (clk_offset < 0)
  55. return clk_offset;
  56. ret = uclass_get_device_by_of_offset(UCLASS_CLK, clk_offset, &clk_dev);
  57. if (ret)
  58. return ret;
  59. clk.id = clkd[1];
  60. ret = clk_request(clk_dev, &clk);
  61. if (ret < 0)
  62. return ret;
  63. ret = clk_set_rate(&clk, clk_rate);
  64. clk_free(&clk);
  65. if (ret < 0)
  66. return ret;
  67. return 0;
  68. }
  69. static int msm_sdc_probe(struct udevice *dev)
  70. {
  71. struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
  72. struct msm_sdhc_plat *plat = dev_get_platdata(dev);
  73. struct msm_sdhc *prv = dev_get_priv(dev);
  74. struct sdhci_host *host = &prv->host;
  75. u32 core_version, core_minor, core_major;
  76. u32 caps;
  77. int ret;
  78. host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_BROKEN_R1B;
  79. host->max_clk = 0;
  80. /* Init clocks */
  81. ret = msm_sdc_clk_init(dev);
  82. if (ret)
  83. return ret;
  84. /* Reset the core and Enable SDHC mode */
  85. writel(readl(prv->base + SDCC_MCI_POWER) | SDCC_MCI_POWER_SW_RST,
  86. prv->base + SDCC_MCI_POWER);
  87. /* Wait for reset to be written to register */
  88. if (wait_for_bit_le32(prv->base + SDCC_MCI_STATUS2,
  89. SDCC_MCI_STATUS2_MCI_ACT, false, 10, false)) {
  90. printf("msm_sdhci: reset request failed\n");
  91. return -EIO;
  92. }
  93. /* SW reset can take upto 10HCLK + 15MCLK cycles. (min 40us) */
  94. if (wait_for_bit_le32(prv->base + SDCC_MCI_POWER,
  95. SDCC_MCI_POWER_SW_RST, false, 2, false)) {
  96. printf("msm_sdhci: stuck in reset\n");
  97. return -ETIMEDOUT;
  98. }
  99. /* Enable host-controller mode */
  100. writel(1, prv->base + SDCC_MCI_HC_MODE);
  101. core_version = readl(prv->base + SDCC_MCI_VERSION);
  102. core_major = (core_version & SDCC_MCI_VERSION_MAJOR_MASK);
  103. core_major >>= SDCC_MCI_VERSION_MAJOR_SHIFT;
  104. core_minor = core_version & SDCC_MCI_VERSION_MINOR_MASK;
  105. /*
  106. * Support for some capabilities is not advertised by newer
  107. * controller versions and must be explicitly enabled.
  108. */
  109. if (core_major >= 1 && core_minor != 0x11 && core_minor != 0x12) {
  110. caps = readl(host->ioaddr + SDHCI_CAPABILITIES);
  111. caps |= SDHCI_CAN_VDD_300 | SDHCI_CAN_DO_8BIT;
  112. writel(caps, host->ioaddr + SDHCI_VENDOR_SPEC_CAPABILITIES0);
  113. }
  114. ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0);
  115. host->mmc = &plat->mmc;
  116. if (ret)
  117. return ret;
  118. host->mmc->priv = &prv->host;
  119. host->mmc->dev = dev;
  120. upriv->mmc = host->mmc;
  121. return sdhci_probe(dev);
  122. }
  123. static int msm_sdc_remove(struct udevice *dev)
  124. {
  125. struct msm_sdhc *priv = dev_get_priv(dev);
  126. /* Disable host-controller mode */
  127. writel(0, priv->base + SDCC_MCI_HC_MODE);
  128. return 0;
  129. }
  130. static int msm_ofdata_to_platdata(struct udevice *dev)
  131. {
  132. struct udevice *parent = dev->parent;
  133. struct msm_sdhc *priv = dev_get_priv(dev);
  134. struct sdhci_host *host = &priv->host;
  135. int node = dev_of_offset(dev);
  136. host->name = strdup(dev->name);
  137. host->ioaddr = (void *)devfdt_get_addr(dev);
  138. host->bus_width = fdtdec_get_int(gd->fdt_blob, node, "bus-width", 4);
  139. host->index = fdtdec_get_uint(gd->fdt_blob, node, "index", 0);
  140. priv->base = (void *)fdtdec_get_addr_size_auto_parent(gd->fdt_blob,
  141. dev_of_offset(parent), node, "reg", 1, NULL, false);
  142. if (priv->base == (void *)FDT_ADDR_T_NONE ||
  143. host->ioaddr == (void *)FDT_ADDR_T_NONE)
  144. return -EINVAL;
  145. return 0;
  146. }
  147. static int msm_sdc_bind(struct udevice *dev)
  148. {
  149. struct msm_sdhc_plat *plat = dev_get_platdata(dev);
  150. return sdhci_bind(dev, &plat->mmc, &plat->cfg);
  151. }
  152. static const struct udevice_id msm_mmc_ids[] = {
  153. { .compatible = "qcom,sdhci-msm-v4" },
  154. { }
  155. };
  156. U_BOOT_DRIVER(msm_sdc_drv) = {
  157. .name = "msm_sdc",
  158. .id = UCLASS_MMC,
  159. .of_match = msm_mmc_ids,
  160. .ofdata_to_platdata = msm_ofdata_to_platdata,
  161. .ops = &sdhci_ops,
  162. .bind = msm_sdc_bind,
  163. .probe = msm_sdc_probe,
  164. .remove = msm_sdc_remove,
  165. .priv_auto_alloc_size = sizeof(struct msm_sdhc),
  166. .platdata_auto_alloc_size = sizeof(struct msm_sdhc_plat),
  167. };