pinctrl_qca953x.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <errno.h>
  8. #include <asm/io.h>
  9. #include <dm/pinctrl.h>
  10. #include <mach/ar71xx_regs.h>
  11. DECLARE_GLOBAL_DATA_PTR;
  12. enum periph_id {
  13. PERIPH_ID_UART0,
  14. PERIPH_ID_SPI0,
  15. PERIPH_ID_NONE = -1,
  16. };
  17. struct qca953x_pinctrl_priv {
  18. void __iomem *regs;
  19. };
  20. static void pinctrl_qca953x_spi_config(struct qca953x_pinctrl_priv *priv, int cs)
  21. {
  22. switch (cs) {
  23. case 0:
  24. clrsetbits_be32(priv->regs + AR71XX_GPIO_REG_OE,
  25. QCA953X_GPIO(5) | QCA953X_GPIO(6) |
  26. QCA953X_GPIO(7), QCA953X_GPIO(8));
  27. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_OUT_FUNC1,
  28. QCA953X_GPIO_MUX_MASK(8) |
  29. QCA953X_GPIO_MUX_MASK(16) |
  30. QCA953X_GPIO_MUX_MASK(24),
  31. (QCA953X_GPIO_OUT_MUX_SPI_CS0 << 8) |
  32. (QCA953X_GPIO_OUT_MUX_SPI_CLK << 16) |
  33. (QCA953X_GPIO_OUT_MUX_SPI_MOSI << 24));
  34. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_IN_ENABLE0,
  35. QCA953X_GPIO_MUX_MASK(0),
  36. QCA953X_GPIO_IN_MUX_SPI_DATA_IN);
  37. setbits_be32(priv->regs + AR71XX_GPIO_REG_OUT,
  38. QCA953X_GPIO(8));
  39. break;
  40. }
  41. }
  42. static void pinctrl_qca953x_uart_config(struct qca953x_pinctrl_priv *priv, int uart_id)
  43. {
  44. switch (uart_id) {
  45. case PERIPH_ID_UART0:
  46. clrsetbits_be32(priv->regs + AR71XX_GPIO_REG_OE,
  47. QCA953X_GPIO(9), QCA953X_GPIO(10));
  48. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_OUT_FUNC2,
  49. QCA953X_GPIO_MUX_MASK(16),
  50. QCA953X_GPIO_OUT_MUX_UART0_SOUT << 16);
  51. clrsetbits_be32(priv->regs + QCA953X_GPIO_REG_IN_ENABLE0,
  52. QCA953X_GPIO_MUX_MASK(8),
  53. QCA953X_GPIO_IN_MUX_UART0_SIN << 8);
  54. setbits_be32(priv->regs + AR71XX_GPIO_REG_OUT,
  55. QCA953X_GPIO(10));
  56. break;
  57. }
  58. }
  59. static int qca953x_pinctrl_request(struct udevice *dev, int func, int flags)
  60. {
  61. struct qca953x_pinctrl_priv *priv = dev_get_priv(dev);
  62. debug("%s: func=%x, flags=%x\n", __func__, func, flags);
  63. switch (func) {
  64. case PERIPH_ID_SPI0:
  65. pinctrl_qca953x_spi_config(priv, flags);
  66. break;
  67. case PERIPH_ID_UART0:
  68. pinctrl_qca953x_uart_config(priv, func);
  69. break;
  70. default:
  71. return -EINVAL;
  72. }
  73. return 0;
  74. }
  75. static int qca953x_pinctrl_get_periph_id(struct udevice *dev,
  76. struct udevice *periph)
  77. {
  78. u32 cell[2];
  79. int ret;
  80. ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(periph),
  81. "interrupts", cell, ARRAY_SIZE(cell));
  82. if (ret < 0)
  83. return -EINVAL;
  84. switch (cell[0]) {
  85. case 128:
  86. return PERIPH_ID_UART0;
  87. case 129:
  88. return PERIPH_ID_SPI0;
  89. }
  90. return -ENOENT;
  91. }
  92. static int qca953x_pinctrl_set_state_simple(struct udevice *dev,
  93. struct udevice *periph)
  94. {
  95. int func;
  96. func = qca953x_pinctrl_get_periph_id(dev, periph);
  97. if (func < 0)
  98. return func;
  99. return qca953x_pinctrl_request(dev, func, 0);
  100. }
  101. static struct pinctrl_ops qca953x_pinctrl_ops = {
  102. .set_state_simple = qca953x_pinctrl_set_state_simple,
  103. .request = qca953x_pinctrl_request,
  104. .get_periph_id = qca953x_pinctrl_get_periph_id,
  105. };
  106. static int qca953x_pinctrl_probe(struct udevice *dev)
  107. {
  108. struct qca953x_pinctrl_priv *priv = dev_get_priv(dev);
  109. fdt_addr_t addr;
  110. addr = devfdt_get_addr(dev);
  111. if (addr == FDT_ADDR_T_NONE)
  112. return -EINVAL;
  113. priv->regs = map_physmem(addr,
  114. AR71XX_GPIO_SIZE,
  115. MAP_NOCACHE);
  116. return 0;
  117. }
  118. static const struct udevice_id qca953x_pinctrl_ids[] = {
  119. { .compatible = "qca,qca953x-pinctrl" },
  120. { }
  121. };
  122. U_BOOT_DRIVER(pinctrl_qca953x) = {
  123. .name = "pinctrl_qca953x",
  124. .id = UCLASS_PINCTRL,
  125. .of_match = qca953x_pinctrl_ids,
  126. .priv_auto_alloc_size = sizeof(struct qca953x_pinctrl_priv),
  127. .ops = &qca953x_pinctrl_ops,
  128. .probe = qca953x_pinctrl_probe,
  129. };