sh_pfc.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619
  1. /*
  2. * SuperH Pin Function Controller Support
  3. *
  4. * Copyright (c) 2008 Magnus Damm
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __SH_PFC_H
  11. #define __SH_PFC_H
  12. #include <linux/stringify.h>
  13. enum {
  14. PINMUX_TYPE_NONE,
  15. PINMUX_TYPE_FUNCTION,
  16. PINMUX_TYPE_GPIO,
  17. PINMUX_TYPE_OUTPUT,
  18. PINMUX_TYPE_INPUT,
  19. };
  20. #define SH_PFC_PIN_CFG_INPUT (1 << 0)
  21. #define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
  22. #define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
  23. #define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
  24. #define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
  25. #define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
  26. #define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
  27. struct sh_pfc_pin {
  28. u16 pin;
  29. u16 enum_id;
  30. const char *name;
  31. unsigned int configs;
  32. };
  33. #define SH_PFC_PIN_GROUP_ALIAS(alias, n) \
  34. { \
  35. .name = #alias, \
  36. .pins = n##_pins, \
  37. .mux = n##_mux, \
  38. .nr_pins = ARRAY_SIZE(n##_pins), \
  39. }
  40. #define SH_PFC_PIN_GROUP(n) SH_PFC_PIN_GROUP_ALIAS(n, n)
  41. struct sh_pfc_pin_group {
  42. const char *name;
  43. const unsigned int *pins;
  44. const unsigned int *mux;
  45. unsigned int nr_pins;
  46. };
  47. /*
  48. * Using union vin_data saves memory occupied by the VIN data pins.
  49. * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
  50. * in this case.
  51. */
  52. #define VIN_DATA_PIN_GROUP(n, s) \
  53. { \
  54. .name = #n#s, \
  55. .pins = n##_pins.data##s, \
  56. .mux = n##_mux.data##s, \
  57. .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
  58. }
  59. union vin_data {
  60. unsigned int data24[24];
  61. unsigned int data20[20];
  62. unsigned int data16[16];
  63. unsigned int data12[12];
  64. unsigned int data10[10];
  65. unsigned int data8[8];
  66. unsigned int data4[4];
  67. };
  68. #define SH_PFC_FUNCTION(n) \
  69. { \
  70. .name = #n, \
  71. .groups = n##_groups, \
  72. .nr_groups = ARRAY_SIZE(n##_groups), \
  73. }
  74. struct sh_pfc_function {
  75. const char *name;
  76. const char * const *groups;
  77. unsigned int nr_groups;
  78. };
  79. struct pinmux_func {
  80. u16 enum_id;
  81. const char *name;
  82. };
  83. struct pinmux_cfg_reg {
  84. u32 reg;
  85. u8 reg_width, field_width;
  86. const u16 *enum_ids;
  87. const u8 *var_field_width;
  88. };
  89. /*
  90. * Describe a config register consisting of several fields of the same width
  91. * - name: Register name (unused, for documentation purposes only)
  92. * - r: Physical register address
  93. * - r_width: Width of the register (in bits)
  94. * - f_width: Width of the fixed-width register fields (in bits)
  95. * This macro must be followed by initialization data: For each register field
  96. * (from left to right, i.e. MSB to LSB), 2^f_width enum IDs must be specified,
  97. * one for each possible combination of the register field bit values.
  98. */
  99. #define PINMUX_CFG_REG(name, r, r_width, f_width) \
  100. .reg = r, .reg_width = r_width, .field_width = f_width, \
  101. .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
  102. /*
  103. * Describe a config register consisting of several fields of different widths
  104. * - name: Register name (unused, for documentation purposes only)
  105. * - r: Physical register address
  106. * - r_width: Width of the register (in bits)
  107. * - var_fw0, var_fwn...: List of widths of the register fields (in bits),
  108. * From left to right (i.e. MSB to LSB)
  109. * This macro must be followed by initialization data: For each register field
  110. * (from left to right, i.e. MSB to LSB), 2^var_fwi enum IDs must be specified,
  111. * one for each possible combination of the register field bit values.
  112. */
  113. #define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
  114. .reg = r, .reg_width = r_width, \
  115. .var_field_width = (const u8 [r_width]) \
  116. { var_fw0, var_fwn, 0 }, \
  117. .enum_ids = (const u16 [])
  118. struct pinmux_drive_reg_field {
  119. u16 pin;
  120. u8 offset;
  121. u8 size;
  122. };
  123. struct pinmux_drive_reg {
  124. u32 reg;
  125. const struct pinmux_drive_reg_field fields[8];
  126. };
  127. #define PINMUX_DRIVE_REG(name, r) \
  128. .reg = r, \
  129. .fields =
  130. struct pinmux_bias_reg {
  131. u32 puen; /* Pull-enable or pull-up control register */
  132. u32 pud; /* Pull-up/down control register (optional) */
  133. const u16 pins[32];
  134. };
  135. #define PINMUX_BIAS_REG(name1, r1, name2, r2) \
  136. .puen = r1, \
  137. .pud = r2, \
  138. .pins =
  139. struct pinmux_ioctrl_reg {
  140. u32 reg;
  141. };
  142. struct pinmux_data_reg {
  143. u32 reg;
  144. u8 reg_width;
  145. const u16 *enum_ids;
  146. };
  147. /*
  148. * Describe a data register
  149. * - name: Register name (unused, for documentation purposes only)
  150. * - r: Physical register address
  151. * - r_width: Width of the register (in bits)
  152. * This macro must be followed by initialization data: For each register bit
  153. * (from left to right, i.e. MSB to LSB), one enum ID must be specified.
  154. */
  155. #define PINMUX_DATA_REG(name, r, r_width) \
  156. .reg = r, .reg_width = r_width, \
  157. .enum_ids = (const u16 [r_width]) \
  158. struct pinmux_irq {
  159. const short *gpios;
  160. };
  161. /*
  162. * Describe the mapping from GPIOs to a single IRQ
  163. * - ids...: List of GPIOs that are mapped to the same IRQ
  164. */
  165. #define PINMUX_IRQ(ids...) \
  166. { .gpios = (const short []) { ids, -1 } }
  167. struct pinmux_range {
  168. u16 begin;
  169. u16 end;
  170. u16 force;
  171. };
  172. struct sh_pfc_window {
  173. phys_addr_t phys;
  174. void __iomem *virt;
  175. unsigned long size;
  176. };
  177. struct sh_pfc_pin_range;
  178. struct sh_pfc {
  179. struct device *dev;
  180. const struct sh_pfc_soc_info *info;
  181. void *regs;
  182. struct sh_pfc_pin_range *ranges;
  183. unsigned int nr_ranges;
  184. unsigned int nr_gpio_pins;
  185. struct sh_pfc_chip *gpio;
  186. };
  187. struct sh_pfc_soc_operations {
  188. int (*init)(struct sh_pfc *pfc);
  189. unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
  190. void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
  191. unsigned int bias);
  192. int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
  193. };
  194. struct sh_pfc_soc_info {
  195. const char *name;
  196. const struct sh_pfc_soc_operations *ops;
  197. struct pinmux_range input;
  198. struct pinmux_range output;
  199. struct pinmux_range function;
  200. const struct sh_pfc_pin *pins;
  201. unsigned int nr_pins;
  202. const struct sh_pfc_pin_group *groups;
  203. unsigned int nr_groups;
  204. const struct sh_pfc_function *functions;
  205. unsigned int nr_functions;
  206. const struct pinmux_cfg_reg *cfg_regs;
  207. const struct pinmux_drive_reg *drive_regs;
  208. const struct pinmux_bias_reg *bias_regs;
  209. const struct pinmux_ioctrl_reg *ioctrl_regs;
  210. const struct pinmux_data_reg *data_regs;
  211. const u16 *pinmux_data;
  212. unsigned int pinmux_data_size;
  213. const struct pinmux_irq *gpio_irq;
  214. unsigned int gpio_irq_size;
  215. u32 unlock_reg;
  216. };
  217. u32 sh_pfc_read(struct sh_pfc *pfc, u32 reg);
  218. void sh_pfc_write(struct sh_pfc *pfc, u32 reg, u32 data);
  219. const struct pinmux_bias_reg *
  220. sh_pfc_pin_to_bias_reg(const struct sh_pfc *pfc, unsigned int pin,
  221. unsigned int *bit);
  222. int sh_pfc_config_mux_for_gpio(struct udevice *dev, unsigned pin_selector);
  223. extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
  224. extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
  225. extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
  226. extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
  227. extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
  228. extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
  229. extern const struct sh_pfc_soc_info r8a7796_pinmux_info;
  230. extern const struct sh_pfc_soc_info r8a77970_pinmux_info;
  231. extern const struct sh_pfc_soc_info r8a77990_pinmux_info;
  232. extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
  233. /* -----------------------------------------------------------------------------
  234. * Helper macros to create pin and port lists
  235. */
  236. /*
  237. * sh_pfc_soc_info pinmux_data array macros
  238. */
  239. /*
  240. * Describe generic pinmux data
  241. * - data_or_mark: *_DATA or *_MARK enum ID
  242. * - ids...: List of enum IDs to associate with data_or_mark
  243. */
  244. #define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
  245. /*
  246. * Describe a pinmux configuration without GPIO function that needs
  247. * configuration in a Peripheral Function Select Register (IPSR)
  248. * - ipsr: IPSR field (unused, for documentation purposes only)
  249. * - fn: Function name, referring to a field in the IPSR
  250. */
  251. #define PINMUX_IPSR_NOGP(ipsr, fn) \
  252. PINMUX_DATA(fn##_MARK, FN_##fn)
  253. /*
  254. * Describe a pinmux configuration with GPIO function that needs configuration
  255. * in both a Peripheral Function Select Register (IPSR) and in a
  256. * GPIO/Peripheral Function Select Register (GPSR)
  257. * - ipsr: IPSR field
  258. * - fn: Function name, also referring to the IPSR field
  259. */
  260. #define PINMUX_IPSR_GPSR(ipsr, fn) \
  261. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
  262. /*
  263. * Describe a pinmux configuration without GPIO function that needs
  264. * configuration in a Peripheral Function Select Register (IPSR), and where the
  265. * pinmux function has a representation in a Module Select Register (MOD_SEL).
  266. * - ipsr: IPSR field (unused, for documentation purposes only)
  267. * - fn: Function name, also referring to the IPSR field
  268. * - msel: Module selector
  269. */
  270. #define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
  271. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
  272. /*
  273. * Describe a pinmux configuration with GPIO function where the pinmux function
  274. * has no representation in a Peripheral Function Select Register (IPSR), but
  275. * instead solely depends on a group selection.
  276. * - gpsr: GPSR field
  277. * - fn: Function name, also referring to the GPSR field
  278. * - gsel: Group selector
  279. */
  280. #define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
  281. PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
  282. /*
  283. * Describe a pinmux configuration with GPIO function that needs configuration
  284. * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
  285. * Function Select Register (GPSR), and where the pinmux function has a
  286. * representation in a Module Select Register (MOD_SEL).
  287. * - ipsr: IPSR field
  288. * - fn: Function name, also referring to the IPSR field
  289. * - msel: Module selector
  290. */
  291. #define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
  292. PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
  293. /*
  294. * Describe a pinmux configuration for a single-function pin with GPIO
  295. * capability.
  296. * - fn: Function name
  297. */
  298. #define PINMUX_SINGLE(fn) \
  299. PINMUX_DATA(fn##_MARK, FN_##fn)
  300. /*
  301. * GP port style (32 ports banks)
  302. */
  303. #define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
  304. fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
  305. #define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
  306. #define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
  307. PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
  308. PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
  309. PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
  310. PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
  311. #define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
  312. #define PORT_GP_CFG_6(bank, fn, sfx, cfg) \
  313. PORT_GP_CFG_4(bank, fn, sfx, cfg), \
  314. PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
  315. PORT_GP_CFG_1(bank, 5, fn, sfx, cfg)
  316. #define PORT_GP_6(bank, fn, sfx) PORT_GP_CFG_6(bank, fn, sfx, 0)
  317. #define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
  318. PORT_GP_CFG_6(bank, fn, sfx, cfg), \
  319. PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
  320. PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
  321. #define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
  322. #define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
  323. PORT_GP_CFG_8(bank, fn, sfx, cfg), \
  324. PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
  325. #define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
  326. #define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
  327. PORT_GP_CFG_9(bank, fn, sfx, cfg), \
  328. PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
  329. #define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
  330. #define PORT_GP_CFG_11(bank, fn, sfx, cfg) \
  331. PORT_GP_CFG_10(bank, fn, sfx, cfg), \
  332. PORT_GP_CFG_1(bank, 10, fn, sfx, cfg)
  333. #define PORT_GP_11(bank, fn, sfx) PORT_GP_CFG_11(bank, fn, sfx, 0)
  334. #define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
  335. PORT_GP_CFG_10(bank, fn, sfx, cfg), \
  336. PORT_GP_CFG_1(bank, 10, fn, sfx, cfg), \
  337. PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
  338. #define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
  339. #define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
  340. PORT_GP_CFG_12(bank, fn, sfx, cfg), \
  341. PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
  342. PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
  343. #define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
  344. #define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
  345. PORT_GP_CFG_14(bank, fn, sfx, cfg), \
  346. PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
  347. #define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
  348. #define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
  349. PORT_GP_CFG_15(bank, fn, sfx, cfg), \
  350. PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
  351. #define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
  352. #define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
  353. PORT_GP_CFG_16(bank, fn, sfx, cfg), \
  354. PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
  355. #define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
  356. #define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
  357. PORT_GP_CFG_17(bank, fn, sfx, cfg), \
  358. PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
  359. #define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
  360. #define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
  361. PORT_GP_CFG_18(bank, fn, sfx, cfg), \
  362. PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
  363. PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
  364. #define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
  365. #define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
  366. PORT_GP_CFG_20(bank, fn, sfx, cfg), \
  367. PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
  368. #define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
  369. #define PORT_GP_CFG_22(bank, fn, sfx, cfg) \
  370. PORT_GP_CFG_21(bank, fn, sfx, cfg), \
  371. PORT_GP_CFG_1(bank, 21, fn, sfx, cfg)
  372. #define PORT_GP_22(bank, fn, sfx) PORT_GP_CFG_22(bank, fn, sfx, 0)
  373. #define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
  374. PORT_GP_CFG_22(bank, fn, sfx, cfg), \
  375. PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
  376. #define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
  377. #define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
  378. PORT_GP_CFG_23(bank, fn, sfx, cfg), \
  379. PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
  380. #define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
  381. #define PORT_GP_CFG_25(bank, fn, sfx, cfg) \
  382. PORT_GP_CFG_24(bank, fn, sfx, cfg), \
  383. PORT_GP_CFG_1(bank, 24, fn, sfx, cfg)
  384. #define PORT_GP_25(bank, fn, sfx) PORT_GP_CFG_25(bank, fn, sfx, 0)
  385. #define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
  386. PORT_GP_CFG_25(bank, fn, sfx, cfg), \
  387. PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
  388. #define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
  389. #define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
  390. PORT_GP_CFG_26(bank, fn, sfx, cfg), \
  391. PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), \
  392. PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
  393. #define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
  394. #define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
  395. PORT_GP_CFG_28(bank, fn, sfx, cfg), \
  396. PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
  397. #define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
  398. #define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
  399. PORT_GP_CFG_29(bank, fn, sfx, cfg), \
  400. PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
  401. #define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
  402. #define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
  403. PORT_GP_CFG_30(bank, fn, sfx, cfg), \
  404. PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
  405. PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
  406. #define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
  407. #define PORT_GP_32_REV(bank, fn, sfx) \
  408. PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
  409. PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
  410. PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
  411. PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
  412. PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
  413. PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
  414. PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
  415. PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
  416. PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
  417. PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
  418. PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
  419. PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
  420. PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
  421. PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
  422. PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
  423. PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
  424. /* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
  425. #define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
  426. #define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
  427. /* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
  428. #define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
  429. { \
  430. .pin = (bank * 32) + _pin, \
  431. .name = __stringify(_name), \
  432. .enum_id = _name##_DATA, \
  433. .configs = cfg, \
  434. }
  435. #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
  436. /* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
  437. #define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
  438. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
  439. /*
  440. * PORT style (linear pin space)
  441. */
  442. #define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
  443. #define PORT_10(pn, fn, pfx, sfx) \
  444. PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
  445. PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
  446. PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
  447. PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
  448. PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
  449. #define PORT_90(pn, fn, pfx, sfx) \
  450. PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
  451. PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
  452. PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
  453. PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
  454. PORT_10(pn+90, fn, pfx##9, sfx)
  455. /* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
  456. #define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
  457. #define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
  458. /* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
  459. #define PINMUX_GPIO(_pin) \
  460. [GPIO_##_pin] = { \
  461. .pin = (u16)-1, \
  462. .name = __stringify(GPIO_##_pin), \
  463. .enum_id = _pin##_DATA, \
  464. }
  465. /* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
  466. #define SH_PFC_PIN_CFG(_pin, cfgs) \
  467. { \
  468. .pin = _pin, \
  469. .name = __stringify(PORT##_pin), \
  470. .enum_id = PORT##_pin##_DATA, \
  471. .configs = cfgs, \
  472. }
  473. /* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
  474. #define SH_PFC_PIN_NAMED(row, col, _name) \
  475. { \
  476. .pin = PIN_NUMBER(row, col), \
  477. .name = __stringify(PIN_##_name), \
  478. .configs = SH_PFC_PIN_CFG_NO_GPIO, \
  479. }
  480. /* SH_PFC_PIN_NAMED_CFG - Expand to a sh_pfc_pin entry with the given name */
  481. #define SH_PFC_PIN_NAMED_CFG(row, col, _name, cfgs) \
  482. { \
  483. .pin = PIN_NUMBER(row, col), \
  484. .name = __stringify(PIN_##_name), \
  485. .configs = SH_PFC_PIN_CFG_NO_GPIO | cfgs, \
  486. }
  487. /* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
  488. * PORT_name_OUT, PORT_name_IN marks
  489. */
  490. #define _PORT_DATA(pn, pfx, sfx) \
  491. PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
  492. PORT##pfx##_OUT, PORT##pfx##_IN)
  493. #define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
  494. /* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
  495. #define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
  496. [gpio - (base)] = { \
  497. .name = __stringify(gpio), \
  498. .enum_id = data_or_mark, \
  499. }
  500. #define GPIO_FN(str) \
  501. PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
  502. /*
  503. * PORTnCR helper macro for SH-Mobile/R-Mobile
  504. */
  505. #define PORTCR(nr, reg) \
  506. { \
  507. PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
  508. /* PULMD[1:0], handled by .set_bias() */ \
  509. 0, 0, 0, 0, \
  510. /* IE and OE */ \
  511. 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
  512. /* SEC, not supported */ \
  513. 0, 0, \
  514. /* PTMD[2:0] */ \
  515. PORT##nr##_FN0, PORT##nr##_FN1, \
  516. PORT##nr##_FN2, PORT##nr##_FN3, \
  517. PORT##nr##_FN4, PORT##nr##_FN5, \
  518. PORT##nr##_FN6, PORT##nr##_FN7 \
  519. } \
  520. }
  521. /*
  522. * GPIO number helper macro for R-Car
  523. */
  524. #define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
  525. #endif /* __SH_PFC_H */