pinctrl_rk322x.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2017 Rockchip Electronics Co., Ltd.
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <errno.h>
  8. #include <syscon.h>
  9. #include <asm/io.h>
  10. #include <asm/arch/clock.h>
  11. #include <asm/arch/grf_rk322x.h>
  12. #include <asm/arch/hardware.h>
  13. #include <asm/arch/periph.h>
  14. #include <dm/pinctrl.h>
  15. DECLARE_GLOBAL_DATA_PTR;
  16. /* GRF_GPIO0A_IOMUX */
  17. enum {
  18. GPIO0A7_SHIFT = 14,
  19. GPIO0A7_MASK = 3 << GPIO0A7_SHIFT,
  20. GPIO0A7_GPIO = 0,
  21. GPIO0A7_I2C3_SDA,
  22. GPIO0A7_HDMI_DDCSDA,
  23. GPIO0A6_SHIFT = 12,
  24. GPIO0A6_MASK = 3 << GPIO0A6_SHIFT,
  25. GPIO0A6_GPIO = 0,
  26. GPIO0A6_I2C3_SCL,
  27. GPIO0A6_HDMI_DDCSCL,
  28. GPIO0A3_SHIFT = 6,
  29. GPIO0A3_MASK = 3 << GPIO0A3_SHIFT,
  30. GPIO0A3_GPIO = 0,
  31. GPIO0A3_I2C1_SDA,
  32. GPIO0A3_SDIO_CMD,
  33. GPIO0A2_SHIFT = 4,
  34. GPIO0A2_MASK = 3 << GPIO0A2_SHIFT,
  35. GPIO0A2_GPIO = 0,
  36. GPIO0A2_I2C1_SCL,
  37. GPIO0A1_SHIFT = 2,
  38. GPIO0A1_MASK = 3 << GPIO0A1_SHIFT,
  39. GPIO0A1_GPIO = 0,
  40. GPIO0A1_I2C0_SDA,
  41. GPIO0A0_SHIFT = 0,
  42. GPIO0A0_MASK = 3 << GPIO0A0_SHIFT,
  43. GPIO0A0_GPIO = 0,
  44. GPIO0A0_I2C0_SCL,
  45. };
  46. /* GRF_GPIO0B_IOMUX */
  47. enum {
  48. GPIO0B7_SHIFT = 14,
  49. GPIO0B7_MASK = 3 << GPIO0B7_SHIFT,
  50. GPIO0B7_GPIO = 0,
  51. GPIO0B7_HDMI_HDP,
  52. GPIO0B6_SHIFT = 12,
  53. GPIO0B6_MASK = 3 << GPIO0B6_SHIFT,
  54. GPIO0B6_GPIO = 0,
  55. GPIO0B6_I2S_SDI,
  56. GPIO0B6_SPI_CSN0,
  57. GPIO0B5_SHIFT = 10,
  58. GPIO0B5_MASK = 3 << GPIO0B5_SHIFT,
  59. GPIO0B5_GPIO = 0,
  60. GPIO0B5_I2S_SDO,
  61. GPIO0B5_SPI_RXD,
  62. GPIO0B3_SHIFT = 6,
  63. GPIO0B3_MASK = 3 << GPIO0B3_SHIFT,
  64. GPIO0B3_GPIO = 0,
  65. GPIO0B3_I2S1_LRCKRX,
  66. GPIO0B3_SPI_TXD,
  67. GPIO0B1_SHIFT = 2,
  68. GPIO0B1_MASK = 3 << GPIO0B1_SHIFT,
  69. GPIO0B1_GPIO = 0,
  70. GPIO0B1_I2S_SCLK,
  71. GPIO0B1_SPI_CLK,
  72. GPIO0B0_SHIFT = 0,
  73. GPIO0B0_MASK = 3,
  74. GPIO0B0_GPIO = 0,
  75. GPIO0B0_I2S_MCLK,
  76. };
  77. /* GRF_GPIO0C_IOMUX */
  78. enum {
  79. GPIO0C4_SHIFT = 8,
  80. GPIO0C4_MASK = 3 << GPIO0C4_SHIFT,
  81. GPIO0C4_GPIO = 0,
  82. GPIO0C4_HDMI_CECSDA,
  83. GPIO0C1_SHIFT = 2,
  84. GPIO0C1_MASK = 3 << GPIO0C1_SHIFT,
  85. GPIO0C1_GPIO = 0,
  86. GPIO0C1_UART0_RSTN,
  87. GPIO0C1_CLK_OUT1,
  88. };
  89. /* GRF_GPIO0D_IOMUX */
  90. enum {
  91. GPIO0D6_SHIFT = 12,
  92. GPIO0D6_MASK = 3 << GPIO0D6_SHIFT,
  93. GPIO0D6_GPIO = 0,
  94. GPIO0D6_SDIO_PWREN,
  95. GPIO0D6_PWM11,
  96. GPIO0D4_SHIFT = 8,
  97. GPIO0D4_MASK = 3 << GPIO0D4_SHIFT,
  98. GPIO0D4_GPIO = 0,
  99. GPIO0D4_PWM2,
  100. GPIO0D3_SHIFT = 6,
  101. GPIO0D3_MASK = 3 << GPIO0D3_SHIFT,
  102. GPIO0D3_GPIO = 0,
  103. GPIO0D3_PWM1,
  104. GPIO0D2_SHIFT = 4,
  105. GPIO0D2_MASK = 3 << GPIO0D2_SHIFT,
  106. GPIO0D2_GPIO = 0,
  107. GPIO0D2_PWM0,
  108. };
  109. /* GRF_GPIO1A_IOMUX */
  110. enum {
  111. GPIO1A7_SHIFT = 14,
  112. GPIO1A7_MASK = 1,
  113. GPIO1A7_GPIO = 0,
  114. GPIO1A7_SDMMC_WRPRT,
  115. };
  116. /* GRF_GPIO1B_IOMUX */
  117. enum {
  118. GPIO1B7_SHIFT = 14,
  119. GPIO1B7_MASK = 3 << GPIO1B7_SHIFT,
  120. GPIO1B7_GPIO = 0,
  121. GPIO1B7_SDMMC_CMD,
  122. GPIO1B6_SHIFT = 12,
  123. GPIO1B6_MASK = 3 << GPIO1B6_SHIFT,
  124. GPIO1B6_GPIO = 0,
  125. GPIO1B6_SDMMC_PWREN,
  126. GPIO1B4_SHIFT = 8,
  127. GPIO1B4_MASK = 3 << GPIO1B4_SHIFT,
  128. GPIO1B4_GPIO = 0,
  129. GPIO1B4_SPI_CSN1,
  130. GPIO1B4_PWM12,
  131. GPIO1B3_SHIFT = 6,
  132. GPIO1B3_MASK = 3 << GPIO1B3_SHIFT,
  133. GPIO1B3_GPIO = 0,
  134. GPIO1B3_UART1_RSTN,
  135. GPIO1B3_PWM13,
  136. GPIO1B2_SHIFT = 4,
  137. GPIO1B2_MASK = 3 << GPIO1B2_SHIFT,
  138. GPIO1B2_GPIO = 0,
  139. GPIO1B2_UART1_SIN,
  140. GPIO1B2_UART21_SIN,
  141. GPIO1B1_SHIFT = 2,
  142. GPIO1B1_MASK = 3 << GPIO1B1_SHIFT,
  143. GPIO1B1_GPIO = 0,
  144. GPIO1B1_UART1_SOUT,
  145. GPIO1B1_UART21_SOUT,
  146. };
  147. /* GRF_GPIO1C_IOMUX */
  148. enum {
  149. GPIO1C7_SHIFT = 14,
  150. GPIO1C7_MASK = 3 << GPIO1C7_SHIFT,
  151. GPIO1C7_GPIO = 0,
  152. GPIO1C7_NAND_CS3,
  153. GPIO1C7_EMMC_RSTNOUT,
  154. GPIO1C6_SHIFT = 12,
  155. GPIO1C6_MASK = 3 << GPIO1C6_SHIFT,
  156. GPIO1C6_GPIO = 0,
  157. GPIO1C6_NAND_CS2,
  158. GPIO1C6_EMMC_CMD,
  159. GPIO1C5_SHIFT = 10,
  160. GPIO1C5_MASK = 3 << GPIO1C5_SHIFT,
  161. GPIO1C5_GPIO = 0,
  162. GPIO1C5_SDMMC_D3,
  163. GPIO1C5_JTAG_TMS,
  164. GPIO1C4_SHIFT = 8,
  165. GPIO1C4_MASK = 3 << GPIO1C4_SHIFT,
  166. GPIO1C4_GPIO = 0,
  167. GPIO1C4_SDMMC_D2,
  168. GPIO1C4_JTAG_TCK,
  169. GPIO1C3_SHIFT = 6,
  170. GPIO1C3_MASK = 3 << GPIO1C3_SHIFT,
  171. GPIO1C3_GPIO = 0,
  172. GPIO1C3_SDMMC_D1,
  173. GPIO1C3_UART2_SIN,
  174. GPIO1C2_SHIFT = 4,
  175. GPIO1C2_MASK = 3 << GPIO1C2_SHIFT,
  176. GPIO1C2_GPIO = 0,
  177. GPIO1C2_SDMMC_D0,
  178. GPIO1C2_UART2_SOUT,
  179. GPIO1C1_SHIFT = 2,
  180. GPIO1C1_MASK = 3 << GPIO1C1_SHIFT,
  181. GPIO1C1_GPIO = 0,
  182. GPIO1C1_SDMMC_DETN,
  183. GPIO1C0_SHIFT = 0,
  184. GPIO1C0_MASK = 3 << GPIO1C0_SHIFT,
  185. GPIO1C0_GPIO = 0,
  186. GPIO1C0_SDMMC_CLKOUT,
  187. };
  188. /* GRF_GPIO1D_IOMUX */
  189. enum {
  190. GPIO1D7_SHIFT = 14,
  191. GPIO1D7_MASK = 3 << GPIO1D7_SHIFT,
  192. GPIO1D7_GPIO = 0,
  193. GPIO1D7_NAND_D7,
  194. GPIO1D7_EMMC_D7,
  195. GPIO1D6_SHIFT = 12,
  196. GPIO1D6_MASK = 3 << GPIO1D6_SHIFT,
  197. GPIO1D6_GPIO = 0,
  198. GPIO1D6_NAND_D6,
  199. GPIO1D6_EMMC_D6,
  200. GPIO1D5_SHIFT = 10,
  201. GPIO1D5_MASK = 3 << GPIO1D5_SHIFT,
  202. GPIO1D5_GPIO = 0,
  203. GPIO1D5_NAND_D5,
  204. GPIO1D5_EMMC_D5,
  205. GPIO1D4_SHIFT = 8,
  206. GPIO1D4_MASK = 3 << GPIO1D4_SHIFT,
  207. GPIO1D4_GPIO = 0,
  208. GPIO1D4_NAND_D4,
  209. GPIO1D4_EMMC_D4,
  210. GPIO1D3_SHIFT = 6,
  211. GPIO1D3_MASK = 3 << GPIO1D3_SHIFT,
  212. GPIO1D3_GPIO = 0,
  213. GPIO1D3_NAND_D3,
  214. GPIO1D3_EMMC_D3,
  215. GPIO1D2_SHIFT = 4,
  216. GPIO1D2_MASK = 3 << GPIO1D2_SHIFT,
  217. GPIO1D2_GPIO = 0,
  218. GPIO1D2_NAND_D2,
  219. GPIO1D2_EMMC_D2,
  220. GPIO1D1_SHIFT = 2,
  221. GPIO1D1_MASK = 3 << GPIO1D1_SHIFT,
  222. GPIO1D1_GPIO = 0,
  223. GPIO1D1_NAND_D1,
  224. GPIO1D1_EMMC_D1,
  225. GPIO1D0_SHIFT = 0,
  226. GPIO1D0_MASK = 3 << GPIO1D0_SHIFT,
  227. GPIO1D0_GPIO = 0,
  228. GPIO1D0_NAND_D0,
  229. GPIO1D0_EMMC_D0,
  230. };
  231. /* GRF_GPIO2A_IOMUX */
  232. enum {
  233. GPIO2A7_SHIFT = 14,
  234. GPIO2A7_MASK = 3 << GPIO2A7_SHIFT,
  235. GPIO2A7_GPIO = 0,
  236. GPIO2A7_NAND_DQS,
  237. GPIO2A7_EMMC_CLKOUT,
  238. GPIO2A5_SHIFT = 10,
  239. GPIO2A5_MASK = 3 << GPIO2A5_SHIFT,
  240. GPIO2A5_GPIO = 0,
  241. GPIO2A5_NAND_WP,
  242. GPIO2A5_EMMC_PWREN,
  243. GPIO2A4_SHIFT = 8,
  244. GPIO2A4_MASK = 3 << GPIO2A4_SHIFT,
  245. GPIO2A4_GPIO = 0,
  246. GPIO2A4_NAND_RDY,
  247. GPIO2A4_EMMC_CMD,
  248. GPIO2A3_SHIFT = 6,
  249. GPIO2A3_MASK = 3 << GPIO2A3_SHIFT,
  250. GPIO2A3_GPIO = 0,
  251. GPIO2A3_NAND_RDN,
  252. GPIO2A4_SPI1_CSN1,
  253. GPIO2A2_SHIFT = 4,
  254. GPIO2A2_MASK = 3 << GPIO2A2_SHIFT,
  255. GPIO2A2_GPIO = 0,
  256. GPIO2A2_NAND_WRN,
  257. GPIO2A4_SPI1_CSN0,
  258. GPIO2A1_SHIFT = 2,
  259. GPIO2A1_MASK = 3 << GPIO2A1_SHIFT,
  260. GPIO2A1_GPIO = 0,
  261. GPIO2A1_NAND_CLE,
  262. GPIO2A1_SPI1_TXD,
  263. GPIO2A0_SHIFT = 0,
  264. GPIO2A0_MASK = 3 << GPIO2A0_SHIFT,
  265. GPIO2A0_GPIO = 0,
  266. GPIO2A0_NAND_ALE,
  267. GPIO2A0_SPI1_RXD,
  268. };
  269. /* GRF_GPIO2B_IOMUX */
  270. enum {
  271. GPIO2B7_SHIFT = 14,
  272. GPIO2B7_MASK = 3 << GPIO2B7_SHIFT,
  273. GPIO2B7_GPIO = 0,
  274. GPIO2B7_GMAC_RXER,
  275. GPIO2B6_SHIFT = 12,
  276. GPIO2B6_MASK = 3 << GPIO2B6_SHIFT,
  277. GPIO2B6_GPIO = 0,
  278. GPIO2B6_GMAC_CLK,
  279. GPIO2B6_MAC_LINK,
  280. GPIO2B5_SHIFT = 10,
  281. GPIO2B5_MASK = 3 << GPIO2B5_SHIFT,
  282. GPIO2B5_GPIO = 0,
  283. GPIO2B5_GMAC_TXEN,
  284. GPIO2B4_SHIFT = 8,
  285. GPIO2B4_MASK = 3 << GPIO2B4_SHIFT,
  286. GPIO2B4_GPIO = 0,
  287. GPIO2B4_GMAC_MDIO,
  288. GPIO2B3_SHIFT = 6,
  289. GPIO2B3_MASK = 3 << GPIO2B3_SHIFT,
  290. GPIO2B3_GPIO = 0,
  291. GPIO2B3_GMAC_RXCLK,
  292. GPIO2B2_SHIFT = 4,
  293. GPIO2B2_MASK = 3 << GPIO2B2_SHIFT,
  294. GPIO2B2_GPIO = 0,
  295. GPIO2B2_GMAC_CRS,
  296. GPIO2B1_SHIFT = 2,
  297. GPIO2B1_MASK = 3 << GPIO2B1_SHIFT,
  298. GPIO2B1_GPIO = 0,
  299. GPIO2B1_GMAC_TXCLK,
  300. GPIO2B0_SHIFT = 0,
  301. GPIO2B0_MASK = 3 << GPIO2B0_SHIFT,
  302. GPIO2B0_GPIO = 0,
  303. GPIO2B0_GMAC_RXDV,
  304. GPIO2B0_MAC_SPEED_IOUT,
  305. };
  306. /* GRF_GPIO2C_IOMUX */
  307. enum {
  308. GPIO2C7_SHIFT = 14,
  309. GPIO2C7_MASK = 3 << GPIO2C7_SHIFT,
  310. GPIO2C7_GPIO = 0,
  311. GPIO2C7_GMAC_TXD3,
  312. GPIO2C6_SHIFT = 12,
  313. GPIO2C6_MASK = 3 << GPIO2C6_SHIFT,
  314. GPIO2C6_GPIO = 0,
  315. GPIO2C6_GMAC_TXD2,
  316. GPIO2C5_SHIFT = 10,
  317. GPIO2C5_MASK = 3 << GPIO2C5_SHIFT,
  318. GPIO2C5_GPIO = 0,
  319. GPIO2C5_I2C2_SCL,
  320. GPIO2C5_GMAC_RXD2,
  321. GPIO2C4_SHIFT = 8,
  322. GPIO2C4_MASK = 3 << GPIO2C4_SHIFT,
  323. GPIO2C4_GPIO = 0,
  324. GPIO2C4_I2C2_SDA,
  325. GPIO2C4_GMAC_RXD3,
  326. GPIO2C3_SHIFT = 6,
  327. GPIO2C3_MASK = 3 << GPIO2C3_SHIFT,
  328. GPIO2C3_GPIO = 0,
  329. GPIO2C3_GMAC_TXD0,
  330. GPIO2C2_SHIFT = 4,
  331. GPIO2C2_MASK = 3 << GPIO2C2_SHIFT,
  332. GPIO2C2_GPIO = 0,
  333. GPIO2C2_GMAC_TXD1,
  334. GPIO2C1_SHIFT = 2,
  335. GPIO2C1_MASK = 3 << GPIO2C1_SHIFT,
  336. GPIO2C1_GPIO = 0,
  337. GPIO2C1_GMAC_RXD0,
  338. GPIO2C0_SHIFT = 0,
  339. GPIO2C0_MASK = 3 << GPIO2C0_SHIFT,
  340. GPIO2C0_GPIO = 0,
  341. GPIO2C0_GMAC_RXD1,
  342. };
  343. /* GRF_GPIO2D_IOMUX */
  344. enum {
  345. GPIO2D1_SHIFT = 2,
  346. GPIO2D1_MASK = 3 << GPIO2D1_SHIFT,
  347. GPIO2D1_GPIO = 0,
  348. GPIO2D1_GMAC_MDC,
  349. GPIO2D0_SHIFT = 0,
  350. GPIO2D0_MASK = 3,
  351. GPIO2D0_GPIO = 0,
  352. GPIO2D0_GMAC_COL,
  353. };
  354. /* GRF_GPIO3C_IOMUX */
  355. enum {
  356. GPIO3C6_SHIFT = 12,
  357. GPIO3C6_MASK = 3 << GPIO3C6_SHIFT,
  358. GPIO3C6_GPIO = 0,
  359. GPIO3C6_DRV_VBUS1,
  360. GPIO3C5_SHIFT = 10,
  361. GPIO3C5_MASK = 3 << GPIO3C5_SHIFT,
  362. GPIO3C5_GPIO = 0,
  363. GPIO3C5_PWM10,
  364. GPIO3C1_SHIFT = 2,
  365. GPIO3C1_MASK = 3 << GPIO3C1_SHIFT,
  366. GPIO3C1_GPIO = 0,
  367. GPIO3C1_DRV_VBUS,
  368. };
  369. /* GRF_GPIO3D_IOMUX */
  370. enum {
  371. GPIO3D2_SHIFT = 4,
  372. GPIO3D2_MASK = 3 << GPIO3D2_SHIFT,
  373. GPIO3D2_GPIO = 0,
  374. GPIO3D2_PWM3,
  375. };
  376. /* GRF_CON_IOMUX */
  377. enum {
  378. CON_IOMUX_GMACSEL_SHIFT = 15,
  379. CON_IOMUX_GMACSEL_MASK = 1 << CON_IOMUX_GMACSEL_SHIFT,
  380. CON_IOMUX_GMACSEL_1 = 1,
  381. CON_IOMUX_UART1SEL_SHIFT = 11,
  382. CON_IOMUX_UART1SEL_MASK = 1 << CON_IOMUX_UART1SEL_SHIFT,
  383. CON_IOMUX_UART2SEL_SHIFT = 8,
  384. CON_IOMUX_UART2SEL_MASK = 1 << CON_IOMUX_UART2SEL_SHIFT,
  385. CON_IOMUX_UART2SEL_2 = 0,
  386. CON_IOMUX_UART2SEL_21,
  387. CON_IOMUX_EMMCSEL_SHIFT = 7,
  388. CON_IOMUX_EMMCSEL_MASK = 1 << CON_IOMUX_EMMCSEL_SHIFT,
  389. CON_IOMUX_PWM3SEL_SHIFT = 3,
  390. CON_IOMUX_PWM3SEL_MASK = 1 << CON_IOMUX_PWM3SEL_SHIFT,
  391. CON_IOMUX_PWM2SEL_SHIFT = 2,
  392. CON_IOMUX_PWM2SEL_MASK = 1 << CON_IOMUX_PWM2SEL_SHIFT,
  393. CON_IOMUX_PWM1SEL_SHIFT = 1,
  394. CON_IOMUX_PWM1SEL_MASK = 1 << CON_IOMUX_PWM1SEL_SHIFT,
  395. CON_IOMUX_PWM0SEL_SHIFT = 0,
  396. CON_IOMUX_PWM0SEL_MASK = 1 << CON_IOMUX_PWM0SEL_SHIFT,
  397. };
  398. /* GRF_GPIO2B_E */
  399. enum {
  400. GRF_GPIO2B0_E_SHIFT = 0,
  401. GRF_GPIO2B0_E_MASK = 3 << GRF_GPIO2B0_E_SHIFT,
  402. GRF_GPIO2B1_E_SHIFT = 2,
  403. GRF_GPIO2B1_E_MASK = 3 << GRF_GPIO2B1_E_SHIFT,
  404. GRF_GPIO2B3_E_SHIFT = 6,
  405. GRF_GPIO2B3_E_MASK = 3 << GRF_GPIO2B3_E_SHIFT,
  406. GRF_GPIO2B4_E_SHIFT = 8,
  407. GRF_GPIO2B4_E_MASK = 3 << GRF_GPIO2B4_E_SHIFT,
  408. GRF_GPIO2B5_E_SHIFT = 10,
  409. GRF_GPIO2B5_E_MASK = 3 << GRF_GPIO2B5_E_SHIFT,
  410. GRF_GPIO2B6_E_SHIFT = 12,
  411. GRF_GPIO2B6_E_MASK = 3 << GRF_GPIO2B6_E_SHIFT,
  412. };
  413. /* GRF_GPIO2C_E */
  414. enum {
  415. GRF_GPIO2C0_E_SHIFT = 0,
  416. GRF_GPIO2C0_E_MASK = 3 << GRF_GPIO2C0_E_SHIFT,
  417. GRF_GPIO2C1_E_SHIFT = 2,
  418. GRF_GPIO2C1_E_MASK = 3 << GRF_GPIO2C1_E_SHIFT,
  419. GRF_GPIO2C2_E_SHIFT = 4,
  420. GRF_GPIO2C2_E_MASK = 3 << GRF_GPIO2C2_E_SHIFT,
  421. GRF_GPIO2C3_E_SHIFT = 6,
  422. GRF_GPIO2C3_E_MASK = 3 << GRF_GPIO2C3_E_SHIFT,
  423. GRF_GPIO2C4_E_SHIFT = 8,
  424. GRF_GPIO2C4_E_MASK = 3 << GRF_GPIO2C4_E_SHIFT,
  425. GRF_GPIO2C5_E_SHIFT = 10,
  426. GRF_GPIO2C5_E_MASK = 3 << GRF_GPIO2C5_E_SHIFT,
  427. GRF_GPIO2C6_E_SHIFT = 12,
  428. GRF_GPIO2C6_E_MASK = 3 << GRF_GPIO2C6_E_SHIFT,
  429. GRF_GPIO2C7_E_SHIFT = 14,
  430. GRF_GPIO2C7_E_MASK = 3 << GRF_GPIO2C7_E_SHIFT,
  431. };
  432. /* GRF_GPIO2D_E */
  433. enum {
  434. GRF_GPIO2D1_E_SHIFT = 2,
  435. GRF_GPIO2D1_E_MASK = 3 << GRF_GPIO2D1_E_SHIFT,
  436. };
  437. /* GPIO Bias drive strength settings */
  438. enum GPIO_BIAS {
  439. GPIO_BIAS_2MA = 0,
  440. GPIO_BIAS_4MA,
  441. GPIO_BIAS_8MA,
  442. GPIO_BIAS_12MA,
  443. };
  444. struct rk322x_pinctrl_priv {
  445. struct rk322x_grf *grf;
  446. };
  447. static void pinctrl_rk322x_pwm_config(struct rk322x_grf *grf, int pwm_id)
  448. {
  449. u32 mux_con = readl(&grf->con_iomux);
  450. switch (pwm_id) {
  451. case PERIPH_ID_PWM0:
  452. if (mux_con & CON_IOMUX_PWM0SEL_MASK)
  453. rk_clrsetreg(&grf->gpio3c_iomux, GPIO3C5_MASK,
  454. GPIO3C5_PWM10 << GPIO3C5_SHIFT);
  455. else
  456. rk_clrsetreg(&grf->gpio0d_iomux, GPIO0D2_MASK,
  457. GPIO0D2_PWM0 << GPIO0D2_SHIFT);
  458. break;
  459. case PERIPH_ID_PWM1:
  460. if (mux_con & CON_IOMUX_PWM1SEL_MASK)
  461. rk_clrsetreg(&grf->gpio0d_iomux, GPIO0D6_MASK,
  462. GPIO0D6_PWM11 << GPIO0D6_SHIFT);
  463. else
  464. rk_clrsetreg(&grf->gpio0d_iomux, GPIO0D3_MASK,
  465. GPIO0D3_PWM1 << GPIO0D3_SHIFT);
  466. break;
  467. case PERIPH_ID_PWM2:
  468. if (mux_con & CON_IOMUX_PWM2SEL_MASK)
  469. rk_clrsetreg(&grf->gpio1b_iomux, GPIO1B4_MASK,
  470. GPIO1B4_PWM12 << GPIO1B4_SHIFT);
  471. else
  472. rk_clrsetreg(&grf->gpio0d_iomux, GPIO0D4_MASK,
  473. GPIO0D4_PWM2 << GPIO0D4_SHIFT);
  474. break;
  475. case PERIPH_ID_PWM3:
  476. if (mux_con & CON_IOMUX_PWM3SEL_MASK)
  477. rk_clrsetreg(&grf->gpio1b_iomux, GPIO1B3_MASK,
  478. GPIO1B3_PWM13 << GPIO1B3_SHIFT);
  479. else
  480. rk_clrsetreg(&grf->gpio3d_iomux, GPIO3D2_MASK,
  481. GPIO3D2_PWM3 << GPIO3D2_SHIFT);
  482. break;
  483. default:
  484. debug("pwm id = %d iomux error!\n", pwm_id);
  485. break;
  486. }
  487. }
  488. static void pinctrl_rk322x_i2c_config(struct rk322x_grf *grf, int i2c_id)
  489. {
  490. switch (i2c_id) {
  491. case PERIPH_ID_I2C0:
  492. rk_clrsetreg(&grf->gpio0a_iomux,
  493. GPIO0A1_MASK | GPIO0A0_MASK,
  494. GPIO0A1_I2C0_SDA << GPIO0A1_SHIFT |
  495. GPIO0A0_I2C0_SCL << GPIO0A0_SHIFT);
  496. break;
  497. case PERIPH_ID_I2C1:
  498. rk_clrsetreg(&grf->gpio0a_iomux,
  499. GPIO0A3_MASK | GPIO0A2_MASK,
  500. GPIO0A3_I2C1_SDA << GPIO0A3_SHIFT |
  501. GPIO0A2_I2C1_SCL << GPIO0A2_SHIFT);
  502. break;
  503. case PERIPH_ID_I2C2:
  504. rk_clrsetreg(&grf->gpio2c_iomux,
  505. GPIO2C5_MASK | GPIO2C4_MASK,
  506. GPIO2C5_I2C2_SCL << GPIO2C5_SHIFT |
  507. GPIO2C4_I2C2_SDA << GPIO2C4_SHIFT);
  508. break;
  509. case PERIPH_ID_I2C3:
  510. rk_clrsetreg(&grf->gpio0a_iomux,
  511. GPIO0A7_MASK | GPIO0A6_MASK,
  512. GPIO0A7_I2C3_SDA << GPIO0A7_SHIFT |
  513. GPIO0A6_I2C3_SCL << GPIO0A6_SHIFT);
  514. break;
  515. }
  516. }
  517. static void pinctrl_rk322x_spi_config(struct rk322x_grf *grf, int cs)
  518. {
  519. switch (cs) {
  520. case 0:
  521. rk_clrsetreg(&grf->gpio0b_iomux, GPIO0B6_MASK,
  522. GPIO0B6_SPI_CSN0 << GPIO0B6_SHIFT);
  523. break;
  524. case 1:
  525. rk_clrsetreg(&grf->gpio1b_iomux, GPIO1B4_MASK,
  526. GPIO1B4_SPI_CSN1 << GPIO1B4_SHIFT);
  527. break;
  528. }
  529. rk_clrsetreg(&grf->gpio0b_iomux,
  530. GPIO0B1_MASK | GPIO0B3_MASK | GPIO0B5_MASK,
  531. GPIO0B5_SPI_RXD << GPIO0B5_SHIFT |
  532. GPIO0B3_SPI_TXD << GPIO0B3_SHIFT |
  533. GPIO0B1_SPI_CLK << GPIO0B1_SHIFT);
  534. }
  535. static void pinctrl_rk322x_uart_config(struct rk322x_grf *grf, int uart_id)
  536. {
  537. u32 mux_con = readl(&grf->con_iomux);
  538. switch (uart_id) {
  539. case PERIPH_ID_UART1:
  540. if (!(mux_con & CON_IOMUX_UART1SEL_MASK))
  541. rk_clrsetreg(&grf->gpio1b_iomux,
  542. GPIO1B1_MASK | GPIO1B2_MASK,
  543. GPIO1B1_UART1_SOUT << GPIO1B1_SHIFT |
  544. GPIO1B2_UART1_SIN << GPIO1B2_SHIFT);
  545. break;
  546. case PERIPH_ID_UART2:
  547. if (mux_con & CON_IOMUX_UART2SEL_MASK)
  548. rk_clrsetreg(&grf->gpio1b_iomux,
  549. GPIO1B1_MASK | GPIO1B2_MASK,
  550. GPIO1B1_UART21_SOUT << GPIO1B1_SHIFT |
  551. GPIO1B2_UART21_SIN << GPIO1B2_SHIFT);
  552. else
  553. rk_clrsetreg(&grf->gpio1c_iomux,
  554. GPIO1C3_MASK | GPIO1C2_MASK,
  555. GPIO1C3_UART2_SIN << GPIO1C3_SHIFT |
  556. GPIO1C2_UART2_SOUT << GPIO1C2_SHIFT);
  557. break;
  558. }
  559. }
  560. static void pinctrl_rk322x_sdmmc_config(struct rk322x_grf *grf, int mmc_id)
  561. {
  562. switch (mmc_id) {
  563. case PERIPH_ID_EMMC:
  564. rk_clrsetreg(&grf->gpio1d_iomux, 0xffff,
  565. GPIO1D7_EMMC_D7 << GPIO1D7_SHIFT |
  566. GPIO1D6_EMMC_D6 << GPIO1D6_SHIFT |
  567. GPIO1D5_EMMC_D5 << GPIO1D5_SHIFT |
  568. GPIO1D4_EMMC_D4 << GPIO1D4_SHIFT |
  569. GPIO1D3_EMMC_D3 << GPIO1D3_SHIFT |
  570. GPIO1D2_EMMC_D2 << GPIO1D2_SHIFT |
  571. GPIO1D1_EMMC_D1 << GPIO1D1_SHIFT |
  572. GPIO1D0_EMMC_D0 << GPIO1D0_SHIFT);
  573. rk_clrsetreg(&grf->gpio2a_iomux,
  574. GPIO2A5_MASK | GPIO2A7_MASK,
  575. GPIO2A5_EMMC_PWREN << GPIO2A5_SHIFT |
  576. GPIO2A7_EMMC_CLKOUT << GPIO2A7_SHIFT);
  577. rk_clrsetreg(&grf->gpio1c_iomux,
  578. GPIO1C6_MASK | GPIO1C7_MASK,
  579. GPIO1C6_EMMC_CMD << GPIO1C6_SHIFT |
  580. GPIO1C7_EMMC_RSTNOUT << GPIO1C6_SHIFT);
  581. break;
  582. case PERIPH_ID_SDCARD:
  583. rk_clrsetreg(&grf->gpio1b_iomux,
  584. GPIO1B6_MASK | GPIO1B7_MASK,
  585. GPIO1B6_SDMMC_PWREN << GPIO1B6_SHIFT |
  586. GPIO1B7_SDMMC_CMD << GPIO1B7_SHIFT);
  587. rk_clrsetreg(&grf->gpio1c_iomux, 0xfff,
  588. GPIO1C5_SDMMC_D3 << GPIO1C5_SHIFT |
  589. GPIO1C4_SDMMC_D2 << GPIO1C4_SHIFT |
  590. GPIO1C3_SDMMC_D1 << GPIO1C3_SHIFT |
  591. GPIO1C2_SDMMC_D0 << GPIO1C2_SHIFT |
  592. GPIO1C1_SDMMC_DETN << GPIO1C1_SHIFT |
  593. GPIO1C0_SDMMC_CLKOUT << GPIO1C0_SHIFT);
  594. break;
  595. }
  596. }
  597. #if CONFIG_IS_ENABLED(GMAC_ROCKCHIP)
  598. static void pinctrl_rk322x_gmac_config(struct rk322x_grf *grf, int gmac_id)
  599. {
  600. switch (gmac_id) {
  601. case PERIPH_ID_GMAC:
  602. /* set rgmii pins mux */
  603. rk_clrsetreg(&grf->gpio2b_iomux,
  604. GPIO2B0_MASK |
  605. GPIO2B1_MASK |
  606. GPIO2B3_MASK |
  607. GPIO2B4_MASK |
  608. GPIO2B5_MASK |
  609. GPIO2B6_MASK,
  610. GPIO2B0_GMAC_RXDV << GPIO2B0_SHIFT |
  611. GPIO2B1_GMAC_TXCLK << GPIO2B1_SHIFT |
  612. GPIO2B3_GMAC_RXCLK << GPIO2B3_SHIFT |
  613. GPIO2B4_GMAC_MDIO << GPIO2B4_SHIFT |
  614. GPIO2B5_GMAC_TXEN << GPIO2B5_SHIFT |
  615. GPIO2B6_GMAC_CLK << GPIO2B6_SHIFT);
  616. rk_clrsetreg(&grf->gpio2c_iomux,
  617. GPIO2C0_MASK |
  618. GPIO2C1_MASK |
  619. GPIO2C2_MASK |
  620. GPIO2C3_MASK |
  621. GPIO2C4_MASK |
  622. GPIO2C5_MASK |
  623. GPIO2C6_MASK |
  624. GPIO2C7_MASK,
  625. GPIO2C0_GMAC_RXD1 << GPIO2C0_SHIFT |
  626. GPIO2C1_GMAC_RXD0 << GPIO2C1_SHIFT |
  627. GPIO2C2_GMAC_TXD1 << GPIO2C2_SHIFT |
  628. GPIO2C3_GMAC_TXD0 << GPIO2C3_SHIFT |
  629. GPIO2C4_GMAC_RXD3 << GPIO2C4_SHIFT |
  630. GPIO2C5_GMAC_RXD2 << GPIO2C5_SHIFT |
  631. GPIO2C6_GMAC_TXD2 << GPIO2C6_SHIFT |
  632. GPIO2C7_GMAC_TXD3 << GPIO2C7_SHIFT);
  633. rk_clrsetreg(&grf->gpio2d_iomux,
  634. GPIO2D1_MASK,
  635. GPIO2D1_GMAC_MDC << GPIO2D1_SHIFT);
  636. /*
  637. * set rgmii tx pins to 12ma drive-strength,
  638. * clean others with 2ma.
  639. */
  640. rk_clrsetreg(&grf->gpio2_e[1],
  641. GRF_GPIO2B0_E_MASK |
  642. GRF_GPIO2B1_E_MASK |
  643. GRF_GPIO2B3_E_MASK |
  644. GRF_GPIO2B4_E_MASK |
  645. GRF_GPIO2B5_E_MASK |
  646. GRF_GPIO2B6_E_MASK,
  647. GPIO_BIAS_2MA << GRF_GPIO2B0_E_SHIFT |
  648. GPIO_BIAS_12MA << GRF_GPIO2B1_E_SHIFT |
  649. GPIO_BIAS_2MA << GRF_GPIO2B3_E_SHIFT |
  650. GPIO_BIAS_2MA << GRF_GPIO2B4_E_SHIFT |
  651. GPIO_BIAS_12MA << GRF_GPIO2B5_E_SHIFT |
  652. GPIO_BIAS_2MA << GRF_GPIO2B6_E_SHIFT);
  653. rk_clrsetreg(&grf->gpio2_e[2],
  654. GRF_GPIO2C0_E_MASK |
  655. GRF_GPIO2C1_E_MASK |
  656. GRF_GPIO2C2_E_MASK |
  657. GRF_GPIO2C3_E_MASK |
  658. GRF_GPIO2C4_E_MASK |
  659. GRF_GPIO2C5_E_MASK |
  660. GRF_GPIO2C6_E_MASK |
  661. GRF_GPIO2C7_E_MASK,
  662. GPIO_BIAS_2MA << GRF_GPIO2C0_E_SHIFT |
  663. GPIO_BIAS_2MA << GRF_GPIO2C1_E_SHIFT |
  664. GPIO_BIAS_12MA << GRF_GPIO2C2_E_SHIFT |
  665. GPIO_BIAS_12MA << GRF_GPIO2C3_E_SHIFT |
  666. GPIO_BIAS_2MA << GRF_GPIO2C4_E_SHIFT |
  667. GPIO_BIAS_2MA << GRF_GPIO2C5_E_SHIFT |
  668. GPIO_BIAS_12MA << GRF_GPIO2C6_E_SHIFT |
  669. GPIO_BIAS_12MA << GRF_GPIO2C7_E_SHIFT);
  670. rk_clrsetreg(&grf->gpio2_e[3],
  671. GRF_GPIO2D1_E_MASK,
  672. GPIO_BIAS_2MA << GRF_GPIO2D1_E_SHIFT);
  673. break;
  674. default:
  675. debug("gmac id = %d iomux error!\n", gmac_id);
  676. break;
  677. }
  678. }
  679. #endif
  680. static int rk322x_pinctrl_request(struct udevice *dev, int func, int flags)
  681. {
  682. struct rk322x_pinctrl_priv *priv = dev_get_priv(dev);
  683. debug("%s: func=%x, flags=%x\n", __func__, func, flags);
  684. switch (func) {
  685. case PERIPH_ID_PWM0:
  686. case PERIPH_ID_PWM1:
  687. case PERIPH_ID_PWM2:
  688. case PERIPH_ID_PWM3:
  689. pinctrl_rk322x_pwm_config(priv->grf, func);
  690. break;
  691. case PERIPH_ID_I2C0:
  692. case PERIPH_ID_I2C1:
  693. case PERIPH_ID_I2C2:
  694. pinctrl_rk322x_i2c_config(priv->grf, func);
  695. break;
  696. case PERIPH_ID_SPI0:
  697. pinctrl_rk322x_spi_config(priv->grf, flags);
  698. break;
  699. case PERIPH_ID_UART0:
  700. case PERIPH_ID_UART1:
  701. case PERIPH_ID_UART2:
  702. pinctrl_rk322x_uart_config(priv->grf, func);
  703. break;
  704. case PERIPH_ID_SDMMC0:
  705. case PERIPH_ID_SDMMC1:
  706. pinctrl_rk322x_sdmmc_config(priv->grf, func);
  707. break;
  708. #if CONFIG_IS_ENABLED(GMAC_ROCKCHIP)
  709. case PERIPH_ID_GMAC:
  710. pinctrl_rk322x_gmac_config(priv->grf, func);
  711. break;
  712. #endif
  713. default:
  714. return -EINVAL;
  715. }
  716. return 0;
  717. }
  718. static int rk322x_pinctrl_get_periph_id(struct udevice *dev,
  719. struct udevice *periph)
  720. {
  721. u32 cell[3];
  722. int ret;
  723. ret = fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(periph),
  724. "interrupts", cell, ARRAY_SIZE(cell));
  725. if (ret < 0)
  726. return -EINVAL;
  727. switch (cell[1]) {
  728. case 12:
  729. return PERIPH_ID_SDCARD;
  730. case 14:
  731. return PERIPH_ID_EMMC;
  732. case 36:
  733. return PERIPH_ID_I2C0;
  734. case 37:
  735. return PERIPH_ID_I2C1;
  736. case 38:
  737. return PERIPH_ID_I2C2;
  738. case 49:
  739. return PERIPH_ID_SPI0;
  740. case 50:
  741. return PERIPH_ID_PWM0;
  742. case 55:
  743. return PERIPH_ID_UART0;
  744. case 56:
  745. return PERIPH_ID_UART1;
  746. case 57:
  747. return PERIPH_ID_UART2;
  748. #if CONFIG_IS_ENABLED(GMAC_ROCKCHIP)
  749. case 24:
  750. return PERIPH_ID_GMAC;
  751. #endif
  752. }
  753. return -ENOENT;
  754. }
  755. static int rk322x_pinctrl_set_state_simple(struct udevice *dev,
  756. struct udevice *periph)
  757. {
  758. int func;
  759. func = rk322x_pinctrl_get_periph_id(dev, periph);
  760. if (func < 0)
  761. return func;
  762. return rk322x_pinctrl_request(dev, func, 0);
  763. }
  764. static struct pinctrl_ops rk322x_pinctrl_ops = {
  765. .set_state_simple = rk322x_pinctrl_set_state_simple,
  766. .request = rk322x_pinctrl_request,
  767. .get_periph_id = rk322x_pinctrl_get_periph_id,
  768. };
  769. static int rk322x_pinctrl_probe(struct udevice *dev)
  770. {
  771. struct rk322x_pinctrl_priv *priv = dev_get_priv(dev);
  772. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  773. debug("%s: grf=%p\n", __func__, priv->grf);
  774. return 0;
  775. }
  776. static const struct udevice_id rk322x_pinctrl_ids[] = {
  777. { .compatible = "rockchip,rk3228-pinctrl" },
  778. { }
  779. };
  780. U_BOOT_DRIVER(pinctrl_rk3228) = {
  781. .name = "pinctrl_rk3228",
  782. .id = UCLASS_PINCTRL,
  783. .of_match = rk322x_pinctrl_ids,
  784. .priv_auto_alloc_size = sizeof(struct rk322x_pinctrl_priv),
  785. .ops = &rk322x_pinctrl_ops,
  786. .bind = dm_scan_fdt_dev,
  787. .probe = rk322x_pinctrl_probe,
  788. };