pinctrl_rk3328.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <errno.h>
  8. #include <syscon.h>
  9. #include <asm/arch/clock.h>
  10. #include <asm/arch/hardware.h>
  11. #include <asm/arch/grf_rk3328.h>
  12. #include <asm/arch/periph.h>
  13. #include <asm/io.h>
  14. #include <dm/pinctrl.h>
  15. enum {
  16. /* GPIO0A_IOMUX */
  17. GPIO0A5_SEL_SHIFT = 10,
  18. GPIO0A5_SEL_MASK = 3 << GPIO0A5_SEL_SHIFT,
  19. GPIO0A5_I2C3_SCL = 2,
  20. GPIO0A6_SEL_SHIFT = 12,
  21. GPIO0A6_SEL_MASK = 3 << GPIO0A6_SEL_SHIFT,
  22. GPIO0A6_I2C3_SDA = 2,
  23. GPIO0A7_SEL_SHIFT = 14,
  24. GPIO0A7_SEL_MASK = 3 << GPIO0A7_SEL_SHIFT,
  25. GPIO0A7_EMMC_DATA0 = 2,
  26. /* GPIO0B_IOMUX*/
  27. GPIO0B0_SEL_SHIFT = 0,
  28. GPIO0B0_SEL_MASK = 3 << GPIO0B0_SEL_SHIFT,
  29. GPIO0B0_GAMC_CLKTXM0 = 1,
  30. GPIO0B4_SEL_SHIFT = 8,
  31. GPIO0B4_SEL_MASK = 3 << GPIO0B4_SEL_SHIFT,
  32. GPIO0B4_GAMC_TXENM0 = 1,
  33. /* GPIO0C_IOMUX*/
  34. GPIO0C0_SEL_SHIFT = 0,
  35. GPIO0C0_SEL_MASK = 3 << GPIO0C0_SEL_SHIFT,
  36. GPIO0C0_GAMC_TXD1M0 = 1,
  37. GPIO0C1_SEL_SHIFT = 2,
  38. GPIO0C1_SEL_MASK = 3 << GPIO0C1_SEL_SHIFT,
  39. GPIO0C1_GAMC_TXD0M0 = 1,
  40. GPIO0C6_SEL_SHIFT = 12,
  41. GPIO0C6_SEL_MASK = 3 << GPIO0C6_SEL_SHIFT,
  42. GPIO0C6_GAMC_TXD2M0 = 1,
  43. GPIO0C7_SEL_SHIFT = 14,
  44. GPIO0C7_SEL_MASK = 3 << GPIO0C7_SEL_SHIFT,
  45. GPIO0C7_GAMC_TXD3M0 = 1,
  46. /* GPIO0D_IOMUX*/
  47. GPIO0D0_SEL_SHIFT = 0,
  48. GPIO0D0_SEL_MASK = 3 << GPIO0D0_SEL_SHIFT,
  49. GPIO0D0_GMAC_CLKM0 = 1,
  50. GPIO0D6_SEL_SHIFT = 12,
  51. GPIO0D6_SEL_MASK = 3 << GPIO0D6_SEL_SHIFT,
  52. GPIO0D6_GPIO = 0,
  53. GPIO0D6_SDMMC0_PWRENM1 = 3,
  54. /* GPIO1A_IOMUX */
  55. GPIO1A0_SEL_SHIFT = 0,
  56. GPIO1A0_SEL_MASK = 0x3fff << GPIO1A0_SEL_SHIFT,
  57. GPIO1A0_CARD_DATA_CLK_CMD_DETN = 0x1555,
  58. /* GPIO1B_IOMUX */
  59. GPIO1B0_SEL_SHIFT = 0,
  60. GPIO1B0_SEL_MASK = 3 << GPIO1B0_SEL_SHIFT,
  61. GPIO1B0_GMAC_TXD1M1 = 2,
  62. GPIO1B1_SEL_SHIFT = 2,
  63. GPIO1B1_SEL_MASK = 3 << GPIO1B1_SEL_SHIFT,
  64. GPIO1B1_GMAC_TXD0M1 = 2,
  65. GPIO1B2_SEL_SHIFT = 4,
  66. GPIO1B2_SEL_MASK = 3 << GPIO1B2_SEL_SHIFT,
  67. GPIO1B2_GMAC_RXD1M1 = 2,
  68. GPIO1B3_SEL_SHIFT = 6,
  69. GPIO1B3_SEL_MASK = 3 << GPIO1B3_SEL_SHIFT,
  70. GPIO1B3_GMAC_RXD0M1 = 2,
  71. GPIO1B4_SEL_SHIFT = 8,
  72. GPIO1B4_SEL_MASK = 3 << GPIO1B4_SEL_SHIFT,
  73. GPIO1B4_GMAC_TXCLKM1 = 2,
  74. GPIO1B5_SEL_SHIFT = 10,
  75. GPIO1B5_SEL_MASK = 3 << GPIO1B5_SEL_SHIFT,
  76. GPIO1B5_GMAC_RXCLKM1 = 2,
  77. GPIO1B6_SEL_SHIFT = 12,
  78. GPIO1B6_SEL_MASK = 3 << GPIO1B6_SEL_SHIFT,
  79. GPIO1B6_GMAC_RXD3M1 = 2,
  80. GPIO1B7_SEL_SHIFT = 14,
  81. GPIO1B7_SEL_MASK = 3 << GPIO1B7_SEL_SHIFT,
  82. GPIO1B7_GMAC_RXD2M1 = 2,
  83. /* GPIO1C_IOMUX */
  84. GPIO1C0_SEL_SHIFT = 0,
  85. GPIO1C0_SEL_MASK = 3 << GPIO1C0_SEL_SHIFT,
  86. GPIO1C0_GMAC_TXD3M1 = 2,
  87. GPIO1C1_SEL_SHIFT = 2,
  88. GPIO1C1_SEL_MASK = 3 << GPIO1C1_SEL_SHIFT,
  89. GPIO1C1_GMAC_TXD2M1 = 2,
  90. GPIO1C3_SEL_SHIFT = 6,
  91. GPIO1C3_SEL_MASK = 3 << GPIO1C3_SEL_SHIFT,
  92. GPIO1C3_GMAC_MDIOM1 = 2,
  93. GPIO1C5_SEL_SHIFT = 10,
  94. GPIO1C5_SEL_MASK = 3 << GPIO1C5_SEL_SHIFT,
  95. GPIO1C5_GMAC_CLKM1 = 2,
  96. GPIO1C6_SEL_SHIFT = 12,
  97. GPIO1C6_SEL_MASK = 3 << GPIO1C6_SEL_SHIFT,
  98. GPIO1C6_GMAC_RXDVM1 = 2,
  99. GPIO1C7_SEL_SHIFT = 14,
  100. GPIO1C7_SEL_MASK = 3 << GPIO1C7_SEL_SHIFT,
  101. GPIO1C7_GMAC_MDCM1 = 2,
  102. /* GPIO1D_IOMUX */
  103. GPIO1D1_SEL_SHIFT = 2,
  104. GPIO1D1_SEL_MASK = 3 << GPIO1D1_SEL_SHIFT,
  105. GPIO1D1_GMAC_TXENM1 = 2,
  106. /* GPIO2A_IOMUX */
  107. GPIO2A0_SEL_SHIFT = 0,
  108. GPIO2A0_SEL_MASK = 3 << GPIO2A0_SEL_SHIFT,
  109. GPIO2A0_UART2_TX_M1 = 1,
  110. GPIO2A1_SEL_SHIFT = 2,
  111. GPIO2A1_SEL_MASK = 3 << GPIO2A1_SEL_SHIFT,
  112. GPIO2A1_UART2_RX_M1 = 1,
  113. GPIO2A2_SEL_SHIFT = 4,
  114. GPIO2A2_SEL_MASK = 3 << GPIO2A2_SEL_SHIFT,
  115. GPIO2A2_PWM_IR = 1,
  116. GPIO2A4_SEL_SHIFT = 8,
  117. GPIO2A4_SEL_MASK = 3 << GPIO2A4_SEL_SHIFT,
  118. GPIO2A4_PWM_0 = 1,
  119. GPIO2A4_I2C1_SDA,
  120. GPIO2A5_SEL_SHIFT = 10,
  121. GPIO2A5_SEL_MASK = 3 << GPIO2A5_SEL_SHIFT,
  122. GPIO2A5_PWM_1 = 1,
  123. GPIO2A5_I2C1_SCL,
  124. GPIO2A6_SEL_SHIFT = 12,
  125. GPIO2A6_SEL_MASK = 3 << GPIO2A6_SEL_SHIFT,
  126. GPIO2A6_PWM_2 = 1,
  127. GPIO2A7_SEL_SHIFT = 14,
  128. GPIO2A7_SEL_MASK = 3 << GPIO2A7_SEL_SHIFT,
  129. GPIO2A7_GPIO = 0,
  130. GPIO2A7_SDMMC0_PWRENM0,
  131. /* GPIO2BL_IOMUX */
  132. GPIO2BL0_SEL_SHIFT = 0,
  133. GPIO2BL0_SEL_MASK = 0x3f << GPIO2BL0_SEL_SHIFT,
  134. GPIO2BL0_SPI_CLK_TX_RX_M0 = 0x15,
  135. GPIO2BL3_SEL_SHIFT = 6,
  136. GPIO2BL3_SEL_MASK = 3 << GPIO2BL3_SEL_SHIFT,
  137. GPIO2BL3_SPI_CSN0_M0 = 1,
  138. GPIO2BL4_SEL_SHIFT = 8,
  139. GPIO2BL4_SEL_MASK = 3 << GPIO2BL4_SEL_SHIFT,
  140. GPIO2BL4_SPI_CSN1_M0 = 1,
  141. GPIO2BL5_SEL_SHIFT = 10,
  142. GPIO2BL5_SEL_MASK = 3 << GPIO2BL5_SEL_SHIFT,
  143. GPIO2BL5_I2C2_SDA = 1,
  144. GPIO2BL6_SEL_SHIFT = 12,
  145. GPIO2BL6_SEL_MASK = 3 << GPIO2BL6_SEL_SHIFT,
  146. GPIO2BL6_I2C2_SCL = 1,
  147. /* GPIO2D_IOMUX */
  148. GPIO2D0_SEL_SHIFT = 0,
  149. GPIO2D0_SEL_MASK = 3 << GPIO2D0_SEL_SHIFT,
  150. GPIO2D0_I2C0_SCL = 1,
  151. GPIO2D1_SEL_SHIFT = 2,
  152. GPIO2D1_SEL_MASK = 3 << GPIO2D1_SEL_SHIFT,
  153. GPIO2D1_I2C0_SDA = 1,
  154. GPIO2D4_SEL_SHIFT = 8,
  155. GPIO2D4_SEL_MASK = 0xff << GPIO2D4_SEL_SHIFT,
  156. GPIO2D4_EMMC_DATA1234 = 0xaa,
  157. /* GPIO3C_IOMUX */
  158. GPIO3C0_SEL_SHIFT = 0,
  159. GPIO3C0_SEL_MASK = 0x3fff << GPIO3C0_SEL_SHIFT,
  160. GPIO3C0_EMMC_DATA567_PWR_CLK_RSTN_CMD = 0x2aaa,
  161. /* COM_IOMUX */
  162. IOMUX_SEL_UART2_SHIFT = 0,
  163. IOMUX_SEL_UART2_MASK = 3 << IOMUX_SEL_UART2_SHIFT,
  164. IOMUX_SEL_UART2_M0 = 0,
  165. IOMUX_SEL_UART2_M1,
  166. IOMUX_SEL_GMAC_SHIFT = 2,
  167. IOMUX_SEL_GMAC_MASK = 1 << IOMUX_SEL_GMAC_SHIFT,
  168. IOMUX_SEL_GMAC_M0 = 0,
  169. IOMUX_SEL_GMAC_M1,
  170. IOMUX_SEL_SPI_SHIFT = 4,
  171. IOMUX_SEL_SPI_MASK = 3 << IOMUX_SEL_SPI_SHIFT,
  172. IOMUX_SEL_SPI_M0 = 0,
  173. IOMUX_SEL_SPI_M1,
  174. IOMUX_SEL_SPI_M2,
  175. IOMUX_SEL_SDMMC_SHIFT = 7,
  176. IOMUX_SEL_SDMMC_MASK = 1 << IOMUX_SEL_SDMMC_SHIFT,
  177. IOMUX_SEL_SDMMC_M0 = 0,
  178. IOMUX_SEL_SDMMC_M1,
  179. IOMUX_SEL_GMACM1_OPTIMIZATION_SHIFT = 10,
  180. IOMUX_SEL_GMACM1_OPTIMIZATION_MASK = 1 << IOMUX_SEL_GMACM1_OPTIMIZATION_SHIFT,
  181. IOMUX_SEL_GMACM1_OPTIMIZATION_BEFORE = 0,
  182. IOMUX_SEL_GMACM1_OPTIMIZATION_AFTER,
  183. /* GRF_GPIO1B_E */
  184. GRF_GPIO1B0_E_SHIFT = 0,
  185. GRF_GPIO1B0_E_MASK = 3 << GRF_GPIO1B0_E_SHIFT,
  186. GRF_GPIO1B1_E_SHIFT = 2,
  187. GRF_GPIO1B1_E_MASK = 3 << GRF_GPIO1B1_E_SHIFT,
  188. GRF_GPIO1B2_E_SHIFT = 4,
  189. GRF_GPIO1B2_E_MASK = 3 << GRF_GPIO1B2_E_SHIFT,
  190. GRF_GPIO1B3_E_SHIFT = 6,
  191. GRF_GPIO1B3_E_MASK = 3 << GRF_GPIO1B3_E_SHIFT,
  192. GRF_GPIO1B4_E_SHIFT = 8,
  193. GRF_GPIO1B4_E_MASK = 3 << GRF_GPIO1B4_E_SHIFT,
  194. GRF_GPIO1B5_E_SHIFT = 10,
  195. GRF_GPIO1B5_E_MASK = 3 << GRF_GPIO1B5_E_SHIFT,
  196. GRF_GPIO1B6_E_SHIFT = 12,
  197. GRF_GPIO1B6_E_MASK = 3 << GRF_GPIO1B6_E_SHIFT,
  198. GRF_GPIO1B7_E_SHIFT = 14,
  199. GRF_GPIO1B7_E_MASK = 3 << GRF_GPIO1B7_E_SHIFT,
  200. /* GRF_GPIO1C_E */
  201. GRF_GPIO1C0_E_SHIFT = 0,
  202. GRF_GPIO1C0_E_MASK = 3 << GRF_GPIO1C0_E_SHIFT,
  203. GRF_GPIO1C1_E_SHIFT = 2,
  204. GRF_GPIO1C1_E_MASK = 3 << GRF_GPIO1C1_E_SHIFT,
  205. GRF_GPIO1C3_E_SHIFT = 6,
  206. GRF_GPIO1C3_E_MASK = 3 << GRF_GPIO1C3_E_SHIFT,
  207. GRF_GPIO1C5_E_SHIFT = 10,
  208. GRF_GPIO1C5_E_MASK = 3 << GRF_GPIO1C5_E_SHIFT,
  209. GRF_GPIO1C6_E_SHIFT = 12,
  210. GRF_GPIO1C6_E_MASK = 3 << GRF_GPIO1C6_E_SHIFT,
  211. GRF_GPIO1C7_E_SHIFT = 14,
  212. GRF_GPIO1C7_E_MASK = 3 << GRF_GPIO1C7_E_SHIFT,
  213. /* GRF_GPIO1D_E */
  214. GRF_GPIO1D1_E_SHIFT = 2,
  215. GRF_GPIO1D1_E_MASK = 3 << GRF_GPIO1D1_E_SHIFT,
  216. };
  217. /* GPIO Bias drive strength settings */
  218. enum GPIO_BIAS {
  219. GPIO_BIAS_2MA = 0,
  220. GPIO_BIAS_4MA,
  221. GPIO_BIAS_8MA,
  222. GPIO_BIAS_12MA,
  223. };
  224. struct rk3328_pinctrl_priv {
  225. struct rk3328_grf_regs *grf;
  226. };
  227. static void pinctrl_rk3328_pwm_config(struct rk3328_grf_regs *grf, int pwm_id)
  228. {
  229. switch (pwm_id) {
  230. case PERIPH_ID_PWM0:
  231. rk_clrsetreg(&grf->gpio2a_iomux,
  232. GPIO2A4_SEL_MASK,
  233. GPIO2A4_PWM_0 << GPIO2A4_SEL_SHIFT);
  234. break;
  235. case PERIPH_ID_PWM1:
  236. rk_clrsetreg(&grf->gpio2a_iomux,
  237. GPIO2A5_SEL_MASK,
  238. GPIO2A5_PWM_1 << GPIO2A5_SEL_SHIFT);
  239. break;
  240. case PERIPH_ID_PWM2:
  241. rk_clrsetreg(&grf->gpio2a_iomux,
  242. GPIO2A6_SEL_MASK,
  243. GPIO2A6_PWM_2 << GPIO2A6_SEL_SHIFT);
  244. break;
  245. case PERIPH_ID_PWM3:
  246. rk_clrsetreg(&grf->gpio2a_iomux,
  247. GPIO2A2_SEL_MASK,
  248. GPIO2A2_PWM_IR << GPIO2A2_SEL_SHIFT);
  249. break;
  250. default:
  251. debug("pwm id = %d iomux error!\n", pwm_id);
  252. break;
  253. }
  254. }
  255. static void pinctrl_rk3328_i2c_config(struct rk3328_grf_regs *grf, int i2c_id)
  256. {
  257. switch (i2c_id) {
  258. case PERIPH_ID_I2C0:
  259. rk_clrsetreg(&grf->gpio2d_iomux,
  260. GPIO2D0_SEL_MASK | GPIO2D1_SEL_MASK,
  261. GPIO2D0_I2C0_SCL << GPIO2D0_SEL_SHIFT |
  262. GPIO2D1_I2C0_SDA << GPIO2D1_SEL_SHIFT);
  263. break;
  264. case PERIPH_ID_I2C1:
  265. rk_clrsetreg(&grf->gpio2a_iomux,
  266. GPIO2A4_SEL_MASK | GPIO2A5_SEL_MASK,
  267. GPIO2A5_I2C1_SCL << GPIO2A5_SEL_SHIFT |
  268. GPIO2A4_I2C1_SDA << GPIO2A4_SEL_SHIFT);
  269. break;
  270. case PERIPH_ID_I2C2:
  271. rk_clrsetreg(&grf->gpio2bl_iomux,
  272. GPIO2BL5_SEL_MASK | GPIO2BL6_SEL_MASK,
  273. GPIO2BL6_I2C2_SCL << GPIO2BL6_SEL_SHIFT |
  274. GPIO2BL5_I2C2_SDA << GPIO2BL5_SEL_SHIFT);
  275. break;
  276. case PERIPH_ID_I2C3:
  277. rk_clrsetreg(&grf->gpio0a_iomux,
  278. GPIO0A5_SEL_MASK | GPIO0A6_SEL_MASK,
  279. GPIO0A5_I2C3_SCL << GPIO0A5_SEL_SHIFT |
  280. GPIO0A6_I2C3_SDA << GPIO0A6_SEL_SHIFT);
  281. break;
  282. default:
  283. debug("i2c id = %d iomux error!\n", i2c_id);
  284. break;
  285. }
  286. }
  287. static void pinctrl_rk3328_lcdc_config(struct rk3328_grf_regs *grf, int lcd_id)
  288. {
  289. switch (lcd_id) {
  290. case PERIPH_ID_LCDC0:
  291. break;
  292. default:
  293. debug("lcdc id = %d iomux error!\n", lcd_id);
  294. break;
  295. }
  296. }
  297. static int pinctrl_rk3328_spi_config(struct rk3328_grf_regs *grf,
  298. enum periph_id spi_id, int cs)
  299. {
  300. u32 com_iomux = readl(&grf->com_iomux);
  301. if ((com_iomux & IOMUX_SEL_SPI_MASK) !=
  302. IOMUX_SEL_SPI_M0 << IOMUX_SEL_SPI_SHIFT) {
  303. debug("driver do not support iomux other than m0\n");
  304. goto err;
  305. }
  306. switch (spi_id) {
  307. case PERIPH_ID_SPI0:
  308. switch (cs) {
  309. case 0:
  310. rk_clrsetreg(&grf->gpio2bl_iomux,
  311. GPIO2BL3_SEL_MASK,
  312. GPIO2BL3_SPI_CSN0_M0
  313. << GPIO2BL3_SEL_SHIFT);
  314. break;
  315. case 1:
  316. rk_clrsetreg(&grf->gpio2bl_iomux,
  317. GPIO2BL4_SEL_MASK,
  318. GPIO2BL4_SPI_CSN1_M0
  319. << GPIO2BL4_SEL_SHIFT);
  320. break;
  321. default:
  322. goto err;
  323. }
  324. rk_clrsetreg(&grf->gpio2bl_iomux,
  325. GPIO2BL0_SEL_MASK,
  326. GPIO2BL0_SPI_CLK_TX_RX_M0 << GPIO2BL0_SEL_SHIFT);
  327. break;
  328. default:
  329. goto err;
  330. }
  331. return 0;
  332. err:
  333. debug("rkspi: periph%d cs=%d not supported", spi_id, cs);
  334. return -ENOENT;
  335. }
  336. static void pinctrl_rk3328_uart_config(struct rk3328_grf_regs *grf, int uart_id)
  337. {
  338. u32 com_iomux = readl(&grf->com_iomux);
  339. switch (uart_id) {
  340. case PERIPH_ID_UART2:
  341. break;
  342. if (com_iomux & IOMUX_SEL_UART2_MASK)
  343. rk_clrsetreg(&grf->gpio2a_iomux,
  344. GPIO2A0_SEL_MASK | GPIO2A1_SEL_MASK,
  345. GPIO2A0_UART2_TX_M1 << GPIO2A0_SEL_SHIFT |
  346. GPIO2A1_UART2_RX_M1 << GPIO2A1_SEL_SHIFT);
  347. break;
  348. case PERIPH_ID_UART0:
  349. case PERIPH_ID_UART1:
  350. case PERIPH_ID_UART3:
  351. case PERIPH_ID_UART4:
  352. default:
  353. debug("uart id = %d iomux error!\n", uart_id);
  354. break;
  355. }
  356. }
  357. static void pinctrl_rk3328_sdmmc_config(struct rk3328_grf_regs *grf,
  358. int mmc_id)
  359. {
  360. u32 com_iomux = readl(&grf->com_iomux);
  361. switch (mmc_id) {
  362. case PERIPH_ID_EMMC:
  363. rk_clrsetreg(&grf->gpio0a_iomux,
  364. GPIO0A7_SEL_MASK,
  365. GPIO0A7_EMMC_DATA0 << GPIO0A7_SEL_SHIFT);
  366. rk_clrsetreg(&grf->gpio2d_iomux,
  367. GPIO2D4_SEL_MASK,
  368. GPIO2D4_EMMC_DATA1234 << GPIO2D4_SEL_SHIFT);
  369. rk_clrsetreg(&grf->gpio3c_iomux,
  370. GPIO3C0_SEL_MASK,
  371. GPIO3C0_EMMC_DATA567_PWR_CLK_RSTN_CMD
  372. << GPIO3C0_SEL_SHIFT);
  373. break;
  374. case PERIPH_ID_SDCARD:
  375. /* SDMMC_PWREN use GPIO and init as regulator-fiexed */
  376. if (com_iomux & IOMUX_SEL_SDMMC_MASK)
  377. rk_clrsetreg(&grf->gpio0d_iomux,
  378. GPIO0D6_SEL_MASK,
  379. GPIO0D6_GPIO << GPIO0D6_SEL_SHIFT);
  380. else
  381. rk_clrsetreg(&grf->gpio2a_iomux,
  382. GPIO2A7_SEL_MASK,
  383. GPIO2A7_GPIO << GPIO2A7_SEL_SHIFT);
  384. rk_clrsetreg(&grf->gpio1a_iomux,
  385. GPIO1A0_SEL_MASK,
  386. GPIO1A0_CARD_DATA_CLK_CMD_DETN
  387. << GPIO1A0_SEL_SHIFT);
  388. break;
  389. default:
  390. debug("mmc id = %d iomux error!\n", mmc_id);
  391. break;
  392. }
  393. }
  394. #if CONFIG_IS_ENABLED(GMAC_ROCKCHIP)
  395. static void pinctrl_rk3328_gmac_config(struct rk3328_grf_regs *grf, int gmac_id)
  396. {
  397. switch (gmac_id) {
  398. case PERIPH_ID_GMAC:
  399. /* set rgmii m1 pins mux */
  400. rk_clrsetreg(&grf->gpio1b_iomux,
  401. GPIO1B0_SEL_MASK |
  402. GPIO1B1_SEL_MASK |
  403. GPIO1B2_SEL_MASK |
  404. GPIO1B3_SEL_MASK |
  405. GPIO1B4_SEL_MASK |
  406. GPIO1B5_SEL_MASK |
  407. GPIO1B6_SEL_MASK |
  408. GPIO1B7_SEL_MASK,
  409. GPIO1B0_GMAC_TXD1M1 << GPIO1B0_SEL_SHIFT |
  410. GPIO1B1_GMAC_TXD0M1 << GPIO1B1_SEL_SHIFT |
  411. GPIO1B2_GMAC_RXD1M1 << GPIO1B2_SEL_SHIFT |
  412. GPIO1B3_GMAC_RXD0M1 << GPIO1B3_SEL_SHIFT |
  413. GPIO1B4_GMAC_TXCLKM1 << GPIO1B4_SEL_SHIFT |
  414. GPIO1B5_GMAC_RXCLKM1 << GPIO1B5_SEL_SHIFT |
  415. GPIO1B6_GMAC_RXD3M1 << GPIO1B6_SEL_SHIFT |
  416. GPIO1B7_GMAC_RXD2M1 << GPIO1B7_SEL_SHIFT);
  417. rk_clrsetreg(&grf->gpio1c_iomux,
  418. GPIO1C0_SEL_MASK |
  419. GPIO1C1_SEL_MASK |
  420. GPIO1C3_SEL_MASK |
  421. GPIO1C5_SEL_MASK |
  422. GPIO1C6_SEL_MASK |
  423. GPIO1C7_SEL_MASK,
  424. GPIO1C0_GMAC_TXD3M1 << GPIO1C0_SEL_SHIFT |
  425. GPIO1C1_GMAC_TXD2M1 << GPIO1C1_SEL_SHIFT |
  426. GPIO1C3_GMAC_MDIOM1 << GPIO1C3_SEL_SHIFT |
  427. GPIO1C5_GMAC_CLKM1 << GPIO1C5_SEL_SHIFT |
  428. GPIO1C6_GMAC_RXDVM1 << GPIO1C6_SEL_SHIFT |
  429. GPIO1C7_GMAC_MDCM1 << GPIO1C7_SEL_SHIFT);
  430. rk_clrsetreg(&grf->gpio1d_iomux,
  431. GPIO1D1_SEL_MASK,
  432. GPIO1D1_GMAC_TXENM1 << GPIO1D1_SEL_SHIFT);
  433. /* set rgmii m0 tx pins mux */
  434. rk_clrsetreg(&grf->gpio0b_iomux,
  435. GPIO0B0_SEL_MASK |
  436. GPIO0B4_SEL_MASK,
  437. GPIO0B0_GAMC_CLKTXM0 << GPIO0B0_SEL_SHIFT |
  438. GPIO0B4_GAMC_TXENM0 << GPIO0B4_SEL_SHIFT);
  439. rk_clrsetreg(&grf->gpio0c_iomux,
  440. GPIO0C0_SEL_MASK |
  441. GPIO0C1_SEL_MASK |
  442. GPIO0C6_SEL_MASK |
  443. GPIO0C7_SEL_MASK,
  444. GPIO0C0_GAMC_TXD1M0 << GPIO0C0_SEL_SHIFT |
  445. GPIO0C1_GAMC_TXD0M0 << GPIO0C1_SEL_SHIFT |
  446. GPIO0C6_GAMC_TXD2M0 << GPIO0C6_SEL_SHIFT |
  447. GPIO0C7_GAMC_TXD3M0 << GPIO0C7_SEL_SHIFT);
  448. rk_clrsetreg(&grf->gpio0d_iomux,
  449. GPIO0D0_SEL_MASK,
  450. GPIO0D0_GMAC_CLKM0 << GPIO0D0_SEL_SHIFT);
  451. /* set com mux */
  452. rk_clrsetreg(&grf->com_iomux,
  453. IOMUX_SEL_GMAC_MASK |
  454. IOMUX_SEL_GMACM1_OPTIMIZATION_MASK,
  455. IOMUX_SEL_GMAC_M1 << IOMUX_SEL_GMAC_SHIFT |
  456. IOMUX_SEL_GMACM1_OPTIMIZATION_AFTER <<
  457. IOMUX_SEL_GMACM1_OPTIMIZATION_SHIFT);
  458. /*
  459. * set rgmii m1 tx pins to 12ma drive-strength,
  460. * and clean others to 2ma.
  461. */
  462. rk_clrsetreg(&grf->gpio1b_e,
  463. GRF_GPIO1B0_E_MASK |
  464. GRF_GPIO1B1_E_MASK |
  465. GRF_GPIO1B2_E_MASK |
  466. GRF_GPIO1B3_E_MASK |
  467. GRF_GPIO1B4_E_MASK |
  468. GRF_GPIO1B5_E_MASK |
  469. GRF_GPIO1B6_E_MASK |
  470. GRF_GPIO1B7_E_MASK,
  471. GPIO_BIAS_12MA << GRF_GPIO1B0_E_SHIFT |
  472. GPIO_BIAS_12MA << GRF_GPIO1B1_E_SHIFT |
  473. GPIO_BIAS_2MA << GRF_GPIO1B2_E_SHIFT |
  474. GPIO_BIAS_2MA << GRF_GPIO1B3_E_SHIFT |
  475. GPIO_BIAS_12MA << GRF_GPIO1B4_E_SHIFT |
  476. GPIO_BIAS_2MA << GRF_GPIO1B5_E_SHIFT |
  477. GPIO_BIAS_2MA << GRF_GPIO1B6_E_SHIFT |
  478. GPIO_BIAS_2MA << GRF_GPIO1B7_E_SHIFT);
  479. rk_clrsetreg(&grf->gpio1c_e,
  480. GRF_GPIO1C0_E_MASK |
  481. GRF_GPIO1C1_E_MASK |
  482. GRF_GPIO1C3_E_MASK |
  483. GRF_GPIO1C5_E_MASK |
  484. GRF_GPIO1C6_E_MASK |
  485. GRF_GPIO1C7_E_MASK,
  486. GPIO_BIAS_12MA << GRF_GPIO1C0_E_SHIFT |
  487. GPIO_BIAS_12MA << GRF_GPIO1C1_E_SHIFT |
  488. GPIO_BIAS_2MA << GRF_GPIO1C3_E_SHIFT |
  489. GPIO_BIAS_2MA << GRF_GPIO1C5_E_SHIFT |
  490. GPIO_BIAS_2MA << GRF_GPIO1C6_E_SHIFT |
  491. GPIO_BIAS_2MA << GRF_GPIO1C7_E_SHIFT);
  492. rk_clrsetreg(&grf->gpio1d_e,
  493. GRF_GPIO1D1_E_MASK,
  494. GPIO_BIAS_12MA << GRF_GPIO1D1_E_SHIFT);
  495. break;
  496. default:
  497. debug("gmac id = %d iomux error!\n", gmac_id);
  498. break;
  499. }
  500. }
  501. #endif
  502. static int rk3328_pinctrl_request(struct udevice *dev, int func, int flags)
  503. {
  504. struct rk3328_pinctrl_priv *priv = dev_get_priv(dev);
  505. debug("%s: func=%x, flags=%x\n", __func__, func, flags);
  506. switch (func) {
  507. case PERIPH_ID_PWM0:
  508. case PERIPH_ID_PWM1:
  509. case PERIPH_ID_PWM2:
  510. case PERIPH_ID_PWM3:
  511. pinctrl_rk3328_pwm_config(priv->grf, func);
  512. break;
  513. case PERIPH_ID_I2C0:
  514. case PERIPH_ID_I2C1:
  515. case PERIPH_ID_I2C2:
  516. case PERIPH_ID_I2C3:
  517. pinctrl_rk3328_i2c_config(priv->grf, func);
  518. break;
  519. case PERIPH_ID_SPI0:
  520. pinctrl_rk3328_spi_config(priv->grf, func, flags);
  521. break;
  522. case PERIPH_ID_UART0:
  523. case PERIPH_ID_UART1:
  524. case PERIPH_ID_UART2:
  525. case PERIPH_ID_UART3:
  526. case PERIPH_ID_UART4:
  527. pinctrl_rk3328_uart_config(priv->grf, func);
  528. break;
  529. case PERIPH_ID_LCDC0:
  530. case PERIPH_ID_LCDC1:
  531. pinctrl_rk3328_lcdc_config(priv->grf, func);
  532. break;
  533. case PERIPH_ID_SDMMC0:
  534. case PERIPH_ID_SDMMC1:
  535. pinctrl_rk3328_sdmmc_config(priv->grf, func);
  536. break;
  537. #if CONFIG_IS_ENABLED(GMAC_ROCKCHIP)
  538. case PERIPH_ID_GMAC:
  539. pinctrl_rk3328_gmac_config(priv->grf, func);
  540. break;
  541. #endif
  542. default:
  543. return -EINVAL;
  544. }
  545. return 0;
  546. }
  547. static int rk3328_pinctrl_get_periph_id(struct udevice *dev,
  548. struct udevice *periph)
  549. {
  550. u32 cell[3];
  551. int ret;
  552. ret = dev_read_u32_array(periph, "interrupts", cell, ARRAY_SIZE(cell));
  553. if (ret < 0)
  554. return -EINVAL;
  555. switch (cell[1]) {
  556. case 49:
  557. return PERIPH_ID_SPI0;
  558. case 50:
  559. return PERIPH_ID_PWM0;
  560. case 36:
  561. return PERIPH_ID_I2C0;
  562. case 37: /* Note strange order */
  563. return PERIPH_ID_I2C1;
  564. case 38:
  565. return PERIPH_ID_I2C2;
  566. case 39:
  567. return PERIPH_ID_I2C3;
  568. case 12:
  569. return PERIPH_ID_SDCARD;
  570. case 14:
  571. return PERIPH_ID_EMMC;
  572. #if CONFIG_IS_ENABLED(GMAC_ROCKCHIP)
  573. case 24:
  574. return PERIPH_ID_GMAC;
  575. #endif
  576. }
  577. return -ENOENT;
  578. }
  579. static int rk3328_pinctrl_set_state_simple(struct udevice *dev,
  580. struct udevice *periph)
  581. {
  582. int func;
  583. func = rk3328_pinctrl_get_periph_id(dev, periph);
  584. if (func < 0)
  585. return func;
  586. return rk3328_pinctrl_request(dev, func, 0);
  587. }
  588. static struct pinctrl_ops rk3328_pinctrl_ops = {
  589. .set_state_simple = rk3328_pinctrl_set_state_simple,
  590. .request = rk3328_pinctrl_request,
  591. .get_periph_id = rk3328_pinctrl_get_periph_id,
  592. };
  593. static int rk3328_pinctrl_probe(struct udevice *dev)
  594. {
  595. struct rk3328_pinctrl_priv *priv = dev_get_priv(dev);
  596. int ret = 0;
  597. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  598. debug("%s: grf=%p\n", __func__, priv->grf);
  599. return ret;
  600. }
  601. static const struct udevice_id rk3328_pinctrl_ids[] = {
  602. { .compatible = "rockchip,rk3328-pinctrl" },
  603. { }
  604. };
  605. U_BOOT_DRIVER(pinctrl_rk3328) = {
  606. .name = "rockchip_rk3328_pinctrl",
  607. .id = UCLASS_PINCTRL,
  608. .of_match = rk3328_pinctrl_ids,
  609. .priv_auto_alloc_size = sizeof(struct rk3328_pinctrl_priv),
  610. .ops = &rk3328_pinctrl_ops,
  611. .bind = dm_scan_fdt_dev,
  612. .probe = rk3328_pinctrl_probe,
  613. };