pinctrl_rv1108.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2016 Rockchip Electronics Co., Ltd
  4. * Author: Andy Yan <andy.yan@rock-chips.com>
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <errno.h>
  9. #include <syscon.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/clock.h>
  12. #include <asm/arch/grf_rv1108.h>
  13. #include <asm/arch/hardware.h>
  14. #include <asm/arch/periph.h>
  15. #include <dm/pinctrl.h>
  16. struct rv1108_pinctrl_priv {
  17. struct rv1108_grf *grf;
  18. };
  19. /* GRF_GPIO1B_IOMUX */
  20. enum {
  21. GPIO1B7_SHIFT = 14,
  22. GPIO1B7_MASK = 3 << GPIO1B7_SHIFT,
  23. GPIO1B7_GPIO = 0,
  24. GPIO1B7_LCDC_D12,
  25. GPIO1B7_I2S_SDIO2_M0,
  26. GPIO1B7_GMAC_RXDV,
  27. GPIO1B6_SHIFT = 12,
  28. GPIO1B6_MASK = 3 << GPIO1B6_SHIFT,
  29. GPIO1B6_GPIO = 0,
  30. GPIO1B6_LCDC_D13,
  31. GPIO1B6_I2S_LRCLKTX_M0,
  32. GPIO1B6_GMAC_RXD1,
  33. GPIO1B5_SHIFT = 10,
  34. GPIO1B5_MASK = 3 << GPIO1B5_SHIFT,
  35. GPIO1B5_GPIO = 0,
  36. GPIO1B5_LCDC_D14,
  37. GPIO1B5_I2S_SDIO1_M0,
  38. GPIO1B5_GMAC_RXD0,
  39. GPIO1B4_SHIFT = 8,
  40. GPIO1B4_MASK = 3 << GPIO1B4_SHIFT,
  41. GPIO1B4_GPIO = 0,
  42. GPIO1B4_LCDC_D15,
  43. GPIO1B4_I2S_MCLK_M0,
  44. GPIO1B4_GMAC_TXEN,
  45. GPIO1B3_SHIFT = 6,
  46. GPIO1B3_MASK = 3 << GPIO1B3_SHIFT,
  47. GPIO1B3_GPIO = 0,
  48. GPIO1B3_LCDC_D16,
  49. GPIO1B3_I2S_SCLK_M0,
  50. GPIO1B3_GMAC_TXD1,
  51. GPIO1B2_SHIFT = 4,
  52. GPIO1B2_MASK = 3 << GPIO1B2_SHIFT,
  53. GPIO1B2_GPIO = 0,
  54. GPIO1B2_LCDC_D17,
  55. GPIO1B2_I2S_SDIO_M0,
  56. GPIO1B2_GMAC_TXD0,
  57. GPIO1B1_SHIFT = 2,
  58. GPIO1B1_MASK = 3 << GPIO1B1_SHIFT,
  59. GPIO1B1_GPIO = 0,
  60. GPIO1B1_LCDC_D9,
  61. GPIO1B1_PWM7,
  62. GPIO1B0_SHIFT = 0,
  63. GPIO1B0_MASK = 3,
  64. GPIO1B0_GPIO = 0,
  65. GPIO1B0_LCDC_D8,
  66. GPIO1B0_PWM6,
  67. };
  68. /* GRF_GPIO1C_IOMUX */
  69. enum {
  70. GPIO1C7_SHIFT = 14,
  71. GPIO1C7_MASK = 3 << GPIO1C7_SHIFT,
  72. GPIO1C7_GPIO = 0,
  73. GPIO1C7_CIF_D5,
  74. GPIO1C7_I2S_SDIO2_M1,
  75. GPIO1C6_SHIFT = 12,
  76. GPIO1C6_MASK = 3 << GPIO1C6_SHIFT,
  77. GPIO1C6_GPIO = 0,
  78. GPIO1C6_CIF_D4,
  79. GPIO1C6_I2S_LRCLKTX_M1,
  80. GPIO1C5_SHIFT = 10,
  81. GPIO1C5_MASK = 3 << GPIO1C5_SHIFT,
  82. GPIO1C5_GPIO = 0,
  83. GPIO1C5_LCDC_CLK,
  84. GPIO1C5_GMAC_CLK,
  85. GPIO1C4_SHIFT = 8,
  86. GPIO1C4_MASK = 3 << GPIO1C4_SHIFT,
  87. GPIO1C4_GPIO = 0,
  88. GPIO1C4_LCDC_HSYNC,
  89. GPIO1C4_GMAC_MDC,
  90. GPIO1C3_SHIFT = 6,
  91. GPIO1C3_MASK = 3 << GPIO1C3_SHIFT,
  92. GPIO1C3_GPIO = 0,
  93. GPIO1C3_LCDC_VSYNC,
  94. GPIO1C3_GMAC_MDIO,
  95. GPIO1C2_SHIFT = 4,
  96. GPIO1C2_MASK = 3 << GPIO1C2_SHIFT,
  97. GPIO1C2_GPIO = 0,
  98. GPIO1C2_LCDC_EN,
  99. GPIO1C2_I2S_SDIO3_M0,
  100. GPIO1C2_GMAC_RXER,
  101. GPIO1C1_SHIFT = 2,
  102. GPIO1C1_MASK = 3 << GPIO1C1_SHIFT,
  103. GPIO1C1_GPIO = 0,
  104. GPIO1C1_LCDC_D10,
  105. GPIO1C1_I2S_SDI_M0,
  106. GPIO1C1_PWM4,
  107. GPIO1C0_SHIFT = 0,
  108. GPIO1C0_MASK = 3,
  109. GPIO1C0_GPIO = 0,
  110. GPIO1C0_LCDC_D11,
  111. GPIO1C0_I2S_LRCLKRX_M0,
  112. };
  113. /* GRF_GPIO1D_OIMUX */
  114. enum {
  115. GPIO1D7_SHIFT = 14,
  116. GPIO1D7_MASK = 3 << GPIO1D7_SHIFT,
  117. GPIO1D7_GPIO = 0,
  118. GPIO1D7_HDMI_CEC,
  119. GPIO1D7_DSP_RTCK,
  120. GPIO1D6_SHIFT = 12,
  121. GPIO1D6_MASK = 1 << GPIO1D6_SHIFT,
  122. GPIO1D6_GPIO = 0,
  123. GPIO1D6_HDMI_HPD_M0,
  124. GPIO1D5_SHIFT = 10,
  125. GPIO1D5_MASK = 3 << GPIO1D5_SHIFT,
  126. GPIO1D5_GPIO = 0,
  127. GPIO1D5_UART2_RTSN,
  128. GPIO1D5_HDMI_SDA_M0,
  129. GPIO1D4_SHIFT = 8,
  130. GPIO1D4_MASK = 3 << GPIO1D4_SHIFT,
  131. GPIO1D4_GPIO = 0,
  132. GPIO1D4_UART2_CTSN,
  133. GPIO1D4_HDMI_SCL_M0,
  134. GPIO1D3_SHIFT = 6,
  135. GPIO1D3_MASK = 3 << GPIO1D3_SHIFT,
  136. GPIO1D3_GPIO = 0,
  137. GPIO1D3_UART0_SOUT,
  138. GPIO1D3_SPI_TXD_M0,
  139. GPIO1D2_SHIFT = 4,
  140. GPIO1D2_MASK = 3 << GPIO1D2_SHIFT,
  141. GPIO1D2_GPIO = 0,
  142. GPIO1D2_UART0_SIN,
  143. GPIO1D2_SPI_RXD_M0,
  144. GPIO1D2_DSP_TDI,
  145. GPIO1D1_SHIFT = 2,
  146. GPIO1D1_MASK = 3 << GPIO1D1_SHIFT,
  147. GPIO1D1_GPIO = 0,
  148. GPIO1D1_UART0_RTSN,
  149. GPIO1D1_SPI_CSN0_M0,
  150. GPIO1D1_DSP_TMS,
  151. GPIO1D0_SHIFT = 0,
  152. GPIO1D0_MASK = 3,
  153. GPIO1D0_GPIO = 0,
  154. GPIO1D0_UART0_CTSN,
  155. GPIO1D0_SPI_CLK_M0,
  156. GPIO1D0_DSP_TCK,
  157. };
  158. /* GRF_GPIO2A_IOMUX */
  159. enum {
  160. GPIO2A7_SHIFT = 14,
  161. GPIO2A7_MASK = 3 << GPIO2A7_SHIFT,
  162. GPIO2A7_GPIO = 0,
  163. GPIO2A7_FLASH_D7,
  164. GPIO2A7_EMMC_D7,
  165. GPIO2A6_SHIFT = 12,
  166. GPIO2A6_MASK = 3 << GPIO2A6_SHIFT,
  167. GPIO2A6_GPIO = 0,
  168. GPIO2A6_FLASH_D6,
  169. GPIO2A6_EMMC_D6,
  170. GPIO2A5_SHIFT = 10,
  171. GPIO2A5_MASK = 3 << GPIO2A5_SHIFT,
  172. GPIO2A5_GPIO = 0,
  173. GPIO2A5_FLASH_D5,
  174. GPIO2A5_EMMC_D5,
  175. GPIO2A4_SHIFT = 8,
  176. GPIO2A4_MASK = 3 << GPIO2A4_SHIFT,
  177. GPIO2A4_GPIO = 0,
  178. GPIO2A4_FLASH_D4,
  179. GPIO2A4_EMMC_D4,
  180. GPIO2A3_SHIFT = 6,
  181. GPIO2A3_MASK = 3 << GPIO2A3_SHIFT,
  182. GPIO2A3_GPIO = 0,
  183. GPIO2A3_FLASH_D3,
  184. GPIO2A3_EMMC_D3,
  185. GPIO2A3_SFC_HOLD_IO3,
  186. GPIO2A2_SHIFT = 4,
  187. GPIO2A2_MASK = 3 << GPIO2A2_SHIFT,
  188. GPIO2A2_GPIO = 0,
  189. GPIO2A2_FLASH_D2,
  190. GPIO2A2_EMMC_D2,
  191. GPIO2A2_SFC_WP_IO2,
  192. GPIO2A1_SHIFT = 2,
  193. GPIO2A1_MASK = 3 << GPIO2A1_SHIFT,
  194. GPIO2A1_GPIO = 0,
  195. GPIO2A1_FLASH_D1,
  196. GPIO2A1_EMMC_D1,
  197. GPIO2A1_SFC_SO_IO1,
  198. GPIO2A0_SHIFT = 0,
  199. GPIO2A0_MASK = 3 << GPIO2A0_SHIFT,
  200. GPIO2A0_GPIO = 0,
  201. GPIO2A0_FLASH_D0,
  202. GPIO2A0_EMMC_D0,
  203. GPIO2A0_SFC_SI_IO0,
  204. };
  205. /* GRF_GPIO2D_IOMUX */
  206. enum {
  207. GPIO2B7_SHIFT = 14,
  208. GPIO2B7_MASK = 3 << GPIO2B7_SHIFT,
  209. GPIO2B7_GPIO = 0,
  210. GPIO2B7_FLASH_CS1,
  211. GPIO2B7_SFC_CLK,
  212. GPIO2B6_SHIFT = 12,
  213. GPIO2B6_MASK = 1 << GPIO2B6_SHIFT,
  214. GPIO2B6_GPIO = 0,
  215. GPIO2B6_EMMC_CLKO,
  216. GPIO2B5_SHIFT = 10,
  217. GPIO2B5_MASK = 1 << GPIO2B5_SHIFT,
  218. GPIO2B5_GPIO = 0,
  219. GPIO2B5_FLASH_CS0,
  220. GPIO2B4_SHIFT = 8,
  221. GPIO2B4_MASK = 3 << GPIO2B4_SHIFT,
  222. GPIO2B4_GPIO = 0,
  223. GPIO2B4_FLASH_RDY,
  224. GPIO2B4_EMMC_CMD,
  225. GPIO2B4_SFC_CSN0,
  226. GPIO2B3_SHIFT = 6,
  227. GPIO2B3_MASK = 1 << GPIO2B3_SHIFT,
  228. GPIO2B3_GPIO = 0,
  229. GPIO2B3_FLASH_RDN,
  230. GPIO2B2_SHIFT = 4,
  231. GPIO2B2_MASK = 1 << GPIO2B2_SHIFT,
  232. GPIO2B2_GPIO = 0,
  233. GPIO2B2_FLASH_WRN,
  234. GPIO2B1_SHIFT = 2,
  235. GPIO2B1_MASK = 1 << GPIO2B1_SHIFT,
  236. GPIO2B1_GPIO = 0,
  237. GPIO2B1_FLASH_CLE,
  238. GPIO2B0_SHIFT = 0,
  239. GPIO2B0_MASK = 1 << GPIO2B0_SHIFT,
  240. GPIO2B0_GPIO = 0,
  241. GPIO2B0_FLASH_ALE,
  242. };
  243. /* GRF_GPIO2D_IOMUX */
  244. enum {
  245. GPIO2D7_SHIFT = 14,
  246. GPIO2D7_MASK = 1 << GPIO2D7_SHIFT,
  247. GPIO2D7_GPIO = 0,
  248. GPIO2D7_SDIO_D0,
  249. GPIO2D6_SHIFT = 12,
  250. GPIO2D6_MASK = 1 << GPIO2D6_SHIFT,
  251. GPIO2D6_GPIO = 0,
  252. GPIO2D6_SDIO_CMD,
  253. GPIO2D5_SHIFT = 10,
  254. GPIO2D5_MASK = 1 << GPIO2D5_SHIFT,
  255. GPIO2D5_GPIO = 0,
  256. GPIO2D5_SDIO_CLKO,
  257. GPIO2D4_SHIFT = 8,
  258. GPIO2D4_MASK = 1 << GPIO2D4_SHIFT,
  259. GPIO2D4_GPIO = 0,
  260. GPIO2D4_I2C1_SCL,
  261. GPIO2D3_SHIFT = 6,
  262. GPIO2D3_MASK = 1 << GPIO2D3_SHIFT,
  263. GPIO2D3_GPIO = 0,
  264. GPIO2D3_I2C1_SDA,
  265. GPIO2D2_SHIFT = 4,
  266. GPIO2D2_MASK = 3 << GPIO2D2_SHIFT,
  267. GPIO2D2_GPIO = 0,
  268. GPIO2D2_UART2_SOUT_M0,
  269. GPIO2D2_JTAG_TCK,
  270. GPIO2D1_SHIFT = 2,
  271. GPIO2D1_MASK = 3 << GPIO2D1_SHIFT,
  272. GPIO2D1_GPIO = 0,
  273. GPIO2D1_UART2_SIN_M0,
  274. GPIO2D1_JTAG_TMS,
  275. GPIO2D1_DSP_TMS,
  276. GPIO2D0_SHIFT = 0,
  277. GPIO2D0_MASK = 3,
  278. GPIO2D0_GPIO = 0,
  279. GPIO2D0_UART0_CTSN,
  280. GPIO2D0_SPI_CLK_M0,
  281. GPIO2D0_DSP_TCK,
  282. };
  283. /* GRF_GPIO3A_IOMUX */
  284. enum {
  285. GPIO3A7_SHIFT = 14,
  286. GPIO3A7_MASK = 1 << GPIO3A7_SHIFT,
  287. GPIO3A7_GPIO = 0,
  288. GPIO3A6_SHIFT = 12,
  289. GPIO3A6_MASK = 1 << GPIO3A6_SHIFT,
  290. GPIO3A6_GPIO = 0,
  291. GPIO3A6_UART1_SOUT,
  292. GPIO3A5_SHIFT = 10,
  293. GPIO3A5_MASK = 1 << GPIO3A5_SHIFT,
  294. GPIO3A5_GPIO = 0,
  295. GPIO3A5_UART1_SIN,
  296. GPIO3A4_SHIFT = 8,
  297. GPIO3A4_MASK = 1 << GPIO3A4_SHIFT,
  298. GPIO3A4_GPIO = 0,
  299. GPIO3A4_UART1_CTSN,
  300. GPIO3A3_SHIFT = 6,
  301. GPIO3A3_MASK = 1 << GPIO3A3_SHIFT,
  302. GPIO3A3_GPIO = 0,
  303. GPIO3A3_UART1_RTSN,
  304. GPIO3A2_SHIFT = 4,
  305. GPIO3A2_MASK = 1 << GPIO3A2_SHIFT,
  306. GPIO3A2_GPIO = 0,
  307. GPIO3A2_SDIO_D3,
  308. GPIO3A1_SHIFT = 2,
  309. GPIO3A1_MASK = 1 << GPIO3A1_SHIFT,
  310. GPIO3A1_GPIO = 0,
  311. GPIO3A1_SDIO_D2,
  312. GPIO3A0_SHIFT = 0,
  313. GPIO3A0_MASK = 1,
  314. GPIO3A0_GPIO = 0,
  315. GPIO3A0_SDIO_D1,
  316. };
  317. /* GRF_GPIO3C_IOMUX */
  318. enum {
  319. GPIO3C7_SHIFT = 14,
  320. GPIO3C7_MASK = 1 << GPIO3C7_SHIFT,
  321. GPIO3C7_GPIO = 0,
  322. GPIO3C7_CIF_CLKI,
  323. GPIO3C6_SHIFT = 12,
  324. GPIO3C6_MASK = 1 << GPIO3C6_SHIFT,
  325. GPIO3C6_GPIO = 0,
  326. GPIO3C6_CIF_VSYNC,
  327. GPIO3C5_SHIFT = 10,
  328. GPIO3C5_MASK = 1 << GPIO3C5_SHIFT,
  329. GPIO3C5_GPIO = 0,
  330. GPIO3C5_SDMMC_CMD,
  331. GPIO3C4_SHIFT = 8,
  332. GPIO3C4_MASK = 1 << GPIO3C4_SHIFT,
  333. GPIO3C4_GPIO = 0,
  334. GPIO3C4_SDMMC_CLKO,
  335. GPIO3C3_SHIFT = 6,
  336. GPIO3C3_MASK = 3 << GPIO3C3_SHIFT,
  337. GPIO3C3_GPIO = 0,
  338. GPIO3C3_SDMMC_D0,
  339. GPIO3C3_UART2_SOUT_M1,
  340. GPIO3C2_SHIFT = 4,
  341. GPIO3C2_MASK = 3 << GPIO3C2_SHIFT,
  342. GPIO3C2_GPIO = 0,
  343. GPIO3C2_SDMMC_D1,
  344. GPIO3C2_UART2_SIN_M1,
  345. GPIOC1_SHIFT = 2,
  346. GPIOC1_MASK = 1 << GPIOC1_SHIFT,
  347. GPIOC1_GPIO = 0,
  348. GPIOC1_SDMMC_D2,
  349. GPIOC0_SHIFT = 0,
  350. GPIOC0_MASK = 1,
  351. GPIO3C0_GPIO = 0,
  352. GPIO3C0_SDMMC_D3,
  353. };
  354. static void pinctrl_rv1108_uart_config(struct rv1108_grf *grf, int uart_id)
  355. {
  356. switch (uart_id) {
  357. case PERIPH_ID_UART0:
  358. rk_clrsetreg(&grf->gpio3a_iomux,
  359. GPIO3A6_MASK | GPIO3A5_MASK,
  360. GPIO3A6_UART1_SOUT << GPIO3A6_SHIFT |
  361. GPIO3A5_UART1_SIN << GPIO3A5_SHIFT);
  362. break;
  363. case PERIPH_ID_UART1:
  364. rk_clrsetreg(&grf->gpio1d_iomux,
  365. GPIO1D3_MASK | GPIO1D2_MASK | GPIO1D1_MASK |
  366. GPIO1D0_MASK,
  367. GPIO1D3_UART0_SOUT << GPIO1D3_SHIFT |
  368. GPIO1D2_UART0_SIN << GPIO1D2_SHIFT |
  369. GPIO1D1_UART0_RTSN << GPIO1D1_SHIFT |
  370. GPIO1D0_UART0_CTSN << GPIO1D0_SHIFT);
  371. break;
  372. case PERIPH_ID_UART2:
  373. rk_clrsetreg(&grf->gpio2d_iomux,
  374. GPIO2D2_MASK | GPIO2D1_MASK,
  375. GPIO2D2_UART2_SOUT_M0 << GPIO2D2_SHIFT |
  376. GPIO2D1_UART2_SIN_M0 << GPIO2D1_SHIFT);
  377. break;
  378. }
  379. }
  380. static void pinctrl_rv1108_gmac_config(struct rv1108_grf *grf, int func)
  381. {
  382. rk_clrsetreg(&grf->gpio1b_iomux,
  383. GPIO1B7_MASK | GPIO1B6_MASK | GPIO1B5_MASK |
  384. GPIO1B4_MASK | GPIO1B3_MASK | GPIO1B2_MASK,
  385. GPIO1B7_GMAC_RXDV << GPIO1B7_SHIFT |
  386. GPIO1B6_GMAC_RXD1 << GPIO1B6_SHIFT |
  387. GPIO1B5_GMAC_RXD0 << GPIO1B5_SHIFT |
  388. GPIO1B4_GMAC_TXEN << GPIO1B4_SHIFT |
  389. GPIO1B3_GMAC_TXD1 << GPIO1B3_SHIFT |
  390. GPIO1B2_GMAC_TXD0 << GPIO1B2_SHIFT);
  391. rk_clrsetreg(&grf->gpio1c_iomux,
  392. GPIO1C5_MASK | GPIO1C4_MASK |
  393. GPIO1C3_MASK | GPIO1C2_MASK,
  394. GPIO1C5_GMAC_CLK << GPIO1C5_SHIFT |
  395. GPIO1C4_GMAC_MDC << GPIO1C4_SHIFT |
  396. GPIO1C3_GMAC_MDIO << GPIO1C3_SHIFT |
  397. GPIO1C2_GMAC_RXER << GPIO1C2_SHIFT);
  398. writel(0xffff57f5, &grf->gpio1b_drv);
  399. }
  400. static void pinctrl_rv1108_sfc_config(struct rv1108_grf *grf)
  401. {
  402. rk_clrsetreg(&grf->gpio2a_iomux, GPIO2A3_MASK | GPIO2A2_MASK |
  403. GPIO2A1_MASK | GPIO2A0_MASK,
  404. GPIO2A3_SFC_HOLD_IO3 << GPIO2A3_SHIFT |
  405. GPIO2A2_SFC_WP_IO2 << GPIO2A2_SHIFT |
  406. GPIO2A1_SFC_SO_IO1 << GPIO2A1_SHIFT |
  407. GPIO2A0_SFC_SI_IO0 << GPIO2A0_SHIFT);
  408. rk_clrsetreg(&grf->gpio2b_iomux, GPIO2B7_MASK | GPIO2B4_MASK,
  409. GPIO2B7_SFC_CLK << GPIO2B7_SHIFT |
  410. GPIO2B4_SFC_CSN0 << GPIO2B4_SHIFT);
  411. }
  412. static int rv1108_pinctrl_request(struct udevice *dev, int func, int flags)
  413. {
  414. struct rv1108_pinctrl_priv *priv = dev_get_priv(dev);
  415. switch (func) {
  416. case PERIPH_ID_UART0:
  417. case PERIPH_ID_UART1:
  418. case PERIPH_ID_UART2:
  419. pinctrl_rv1108_uart_config(priv->grf, func);
  420. break;
  421. case PERIPH_ID_GMAC:
  422. pinctrl_rv1108_gmac_config(priv->grf, func);
  423. case PERIPH_ID_SFC:
  424. pinctrl_rv1108_sfc_config(priv->grf);
  425. default:
  426. return -EINVAL;
  427. }
  428. return 0;
  429. }
  430. static int rv1108_pinctrl_get_periph_id(struct udevice *dev,
  431. struct udevice *periph)
  432. {
  433. u32 cell[3];
  434. int ret;
  435. ret = dev_read_u32_array(periph, "interrupts", cell, ARRAY_SIZE(cell));
  436. if (ret < 0)
  437. return -EINVAL;
  438. switch (cell[1]) {
  439. case 11:
  440. return PERIPH_ID_SDCARD;
  441. case 13:
  442. return PERIPH_ID_EMMC;
  443. case 19:
  444. return PERIPH_ID_GMAC;
  445. case 30:
  446. return PERIPH_ID_I2C0;
  447. case 31:
  448. return PERIPH_ID_I2C1;
  449. case 32:
  450. return PERIPH_ID_I2C2;
  451. case 39:
  452. return PERIPH_ID_PWM0;
  453. case 44:
  454. return PERIPH_ID_UART0;
  455. case 45:
  456. return PERIPH_ID_UART1;
  457. case 46:
  458. return PERIPH_ID_UART2;
  459. case 56:
  460. return PERIPH_ID_SFC;
  461. }
  462. return -ENOENT;
  463. }
  464. static int rv1108_pinctrl_set_state_simple(struct udevice *dev,
  465. struct udevice *periph)
  466. {
  467. int func;
  468. func = rv1108_pinctrl_get_periph_id(dev, periph);
  469. if (func < 0)
  470. return func;
  471. return rv1108_pinctrl_request(dev, func, 0);
  472. }
  473. static struct pinctrl_ops rv1108_pinctrl_ops = {
  474. .set_state_simple = rv1108_pinctrl_set_state_simple,
  475. .request = rv1108_pinctrl_request,
  476. .get_periph_id = rv1108_pinctrl_get_periph_id,
  477. };
  478. static int rv1108_pinctrl_probe(struct udevice *dev)
  479. {
  480. struct rv1108_pinctrl_priv *priv = dev_get_priv(dev);
  481. priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
  482. return 0;
  483. }
  484. static const struct udevice_id rv1108_pinctrl_ids[] = {
  485. {.compatible = "rockchip,rv1108-pinctrl" },
  486. { }
  487. };
  488. U_BOOT_DRIVER(pinctrl_rv1108) = {
  489. .name = "pinctrl_rv1108",
  490. .id = UCLASS_PINCTRL,
  491. .of_match = rv1108_pinctrl_ids,
  492. .priv_auto_alloc_size = sizeof(struct rv1108_pinctrl_priv),
  493. .ops = &rv1108_pinctrl_ops,
  494. .bind = dm_scan_fdt_dev,
  495. .probe = rv1108_pinctrl_probe,
  496. };