serial_mxc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (c) 2007 Sascha Hauer <s.hauer@pengutronix.de>
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <errno.h>
  8. #include <watchdog.h>
  9. #include <asm/arch/imx-regs.h>
  10. #include <asm/arch/clock.h>
  11. #include <dm/platform_data/serial_mxc.h>
  12. #include <serial.h>
  13. #include <linux/compiler.h>
  14. /* UART Control Register Bit Fields.*/
  15. #define URXD_CHARRDY (1<<15)
  16. #define URXD_ERR (1<<14)
  17. #define URXD_OVRRUN (1<<13)
  18. #define URXD_FRMERR (1<<12)
  19. #define URXD_BRK (1<<11)
  20. #define URXD_PRERR (1<<10)
  21. #define URXD_RX_DATA (0xFF)
  22. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  23. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  24. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  25. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  26. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  27. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  28. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  29. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  30. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  31. #define UCR1_SNDBRK (1<<4) /* Send break */
  32. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  33. #define UCR1_UARTCLKEN (1<<2) /* UART clock enabled */
  34. #define UCR1_DOZE (1<<1) /* Doze */
  35. #define UCR1_UARTEN (1<<0) /* UART enabled */
  36. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  37. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  38. #define UCR2_CTSC (1<<13) /* CTS pin control */
  39. #define UCR2_CTS (1<<12) /* Clear to send */
  40. #define UCR2_ESCEN (1<<11) /* Escape enable */
  41. #define UCR2_PREN (1<<8) /* Parity enable */
  42. #define UCR2_PROE (1<<7) /* Parity odd/even */
  43. #define UCR2_STPB (1<<6) /* Stop */
  44. #define UCR2_WS (1<<5) /* Word size */
  45. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  46. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  47. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  48. #define UCR2_SRST (1<<0) /* SW reset */
  49. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  50. #define UCR3_PARERREN (1<<12) /* Parity enable */
  51. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  52. #define UCR3_DSR (1<<10) /* Data set ready */
  53. #define UCR3_DCD (1<<9) /* Data carrier detect */
  54. #define UCR3_RI (1<<8) /* Ring indicator */
  55. #define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
  56. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  57. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  58. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  59. #define UCR3_REF25 (1<<3) /* Ref freq 25 MHz */
  60. #define UCR3_REF30 (1<<2) /* Ref Freq 30 MHz */
  61. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  62. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  63. #define UCR4_CTSTL_32 (32<<10) /* CTS trigger level (32 chars) */
  64. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  65. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  66. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  67. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  68. #define UCR4_IRSC (1<<5) /* IR special case */
  69. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  70. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  71. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  72. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  73. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  74. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  75. #define UFCR_RFDIV_SHF 7 /* Reference freq divider shift */
  76. #define RFDIV 4 /* divide input clock by 2 */
  77. #define UFCR_DCEDTE (1<<6) /* DTE mode select */
  78. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  79. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  80. #define USR1_RTSS (1<<14) /* RTS pin status */
  81. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  82. #define USR1_RTSD (1<<12) /* RTS delta */
  83. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  84. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  85. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  86. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  87. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  88. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  89. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  90. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  91. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  92. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  93. #define USR2_IDLE (1<<12) /* Idle condition */
  94. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  95. #define USR2_WAKE (1<<7) /* Wake */
  96. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  97. #define USR2_TXDC (1<<3) /* Transmitter complete */
  98. #define USR2_BRCD (1<<2) /* Break condition */
  99. #define USR2_ORE (1<<1) /* Overrun error */
  100. #define USR2_RDR (1<<0) /* Recv data ready */
  101. #define UTS_FRCPERR (1<<13) /* Force parity error */
  102. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  103. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  104. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  105. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  106. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  107. #define UTS_SOFTRS (1<<0) /* Software reset */
  108. #define TXTL 2 /* reset default */
  109. #define RXTL 1 /* reset default */
  110. DECLARE_GLOBAL_DATA_PTR;
  111. struct mxc_uart {
  112. u32 rxd;
  113. u32 spare0[15];
  114. u32 txd;
  115. u32 spare1[15];
  116. u32 cr1;
  117. u32 cr2;
  118. u32 cr3;
  119. u32 cr4;
  120. u32 fcr;
  121. u32 sr1;
  122. u32 sr2;
  123. u32 esc;
  124. u32 tim;
  125. u32 bir;
  126. u32 bmr;
  127. u32 brc;
  128. u32 onems;
  129. u32 ts;
  130. };
  131. static void _mxc_serial_init(struct mxc_uart *base)
  132. {
  133. writel(0, &base->cr1);
  134. writel(0, &base->cr2);
  135. while (!(readl(&base->cr2) & UCR2_SRST));
  136. writel(0x704 | UCR3_ADNIMP, &base->cr3);
  137. writel(0x8000, &base->cr4);
  138. writel(0x2b, &base->esc);
  139. writel(0, &base->tim);
  140. writel(0, &base->ts);
  141. }
  142. static void _mxc_serial_setbrg(struct mxc_uart *base, unsigned long clk,
  143. unsigned long baudrate, bool use_dte)
  144. {
  145. u32 tmp;
  146. tmp = RFDIV << UFCR_RFDIV_SHF;
  147. if (use_dte)
  148. tmp |= UFCR_DCEDTE;
  149. else
  150. tmp |= (TXTL << UFCR_TXTL_SHF) | (RXTL << UFCR_RXTL_SHF);
  151. writel(tmp, &base->fcr);
  152. writel(0xf, &base->bir);
  153. writel(clk / (2 * baudrate), &base->bmr);
  154. writel(UCR2_WS | UCR2_IRTS | UCR2_RXEN | UCR2_TXEN | UCR2_SRST,
  155. &base->cr2);
  156. writel(UCR1_UARTEN, &base->cr1);
  157. }
  158. #ifndef CONFIG_DM_SERIAL
  159. #ifndef CONFIG_MXC_UART_BASE
  160. #error "define CONFIG_MXC_UART_BASE to use the MXC UART driver"
  161. #endif
  162. #define mxc_base ((struct mxc_uart *)CONFIG_MXC_UART_BASE)
  163. static void mxc_serial_setbrg(void)
  164. {
  165. u32 clk = imx_get_uartclk();
  166. if (!gd->baudrate)
  167. gd->baudrate = CONFIG_BAUDRATE;
  168. _mxc_serial_setbrg(mxc_base, clk, gd->baudrate, false);
  169. }
  170. static int mxc_serial_getc(void)
  171. {
  172. while (readl(&mxc_base->ts) & UTS_RXEMPTY)
  173. WATCHDOG_RESET();
  174. return (readl(&mxc_base->rxd) & URXD_RX_DATA); /* mask out status from upper word */
  175. }
  176. static void mxc_serial_putc(const char c)
  177. {
  178. /* If \n, also do \r */
  179. if (c == '\n')
  180. serial_putc('\r');
  181. writel(c, &mxc_base->txd);
  182. /* wait for transmitter to be ready */
  183. while (!(readl(&mxc_base->ts) & UTS_TXEMPTY))
  184. WATCHDOG_RESET();
  185. }
  186. /* Test whether a character is in the RX buffer */
  187. static int mxc_serial_tstc(void)
  188. {
  189. /* If receive fifo is empty, return false */
  190. if (readl(&mxc_base->ts) & UTS_RXEMPTY)
  191. return 0;
  192. return 1;
  193. }
  194. /*
  195. * Initialise the serial port with the given baudrate. The settings
  196. * are always 8 data bits, no parity, 1 stop bit, no start bits.
  197. */
  198. static int mxc_serial_init(void)
  199. {
  200. _mxc_serial_init(mxc_base);
  201. serial_setbrg();
  202. return 0;
  203. }
  204. static struct serial_device mxc_serial_drv = {
  205. .name = "mxc_serial",
  206. .start = mxc_serial_init,
  207. .stop = NULL,
  208. .setbrg = mxc_serial_setbrg,
  209. .putc = mxc_serial_putc,
  210. .puts = default_serial_puts,
  211. .getc = mxc_serial_getc,
  212. .tstc = mxc_serial_tstc,
  213. };
  214. void mxc_serial_initialize(void)
  215. {
  216. serial_register(&mxc_serial_drv);
  217. }
  218. __weak struct serial_device *default_serial_console(void)
  219. {
  220. return &mxc_serial_drv;
  221. }
  222. #endif
  223. #ifdef CONFIG_DM_SERIAL
  224. int mxc_serial_setbrg(struct udevice *dev, int baudrate)
  225. {
  226. struct mxc_serial_platdata *plat = dev->platdata;
  227. u32 clk = imx_get_uartclk();
  228. _mxc_serial_setbrg(plat->reg, clk, baudrate, plat->use_dte);
  229. return 0;
  230. }
  231. static int mxc_serial_probe(struct udevice *dev)
  232. {
  233. struct mxc_serial_platdata *plat = dev->platdata;
  234. _mxc_serial_init(plat->reg);
  235. return 0;
  236. }
  237. static int mxc_serial_getc(struct udevice *dev)
  238. {
  239. struct mxc_serial_platdata *plat = dev->platdata;
  240. struct mxc_uart *const uart = plat->reg;
  241. if (readl(&uart->ts) & UTS_RXEMPTY)
  242. return -EAGAIN;
  243. return readl(&uart->rxd) & URXD_RX_DATA;
  244. }
  245. static int mxc_serial_putc(struct udevice *dev, const char ch)
  246. {
  247. struct mxc_serial_platdata *plat = dev->platdata;
  248. struct mxc_uart *const uart = plat->reg;
  249. if (!(readl(&uart->ts) & UTS_TXEMPTY))
  250. return -EAGAIN;
  251. writel(ch, &uart->txd);
  252. return 0;
  253. }
  254. static int mxc_serial_pending(struct udevice *dev, bool input)
  255. {
  256. struct mxc_serial_platdata *plat = dev->platdata;
  257. struct mxc_uart *const uart = plat->reg;
  258. uint32_t sr2 = readl(&uart->sr2);
  259. if (input)
  260. return sr2 & USR2_RDR ? 1 : 0;
  261. else
  262. return sr2 & USR2_TXDC ? 0 : 1;
  263. }
  264. static const struct dm_serial_ops mxc_serial_ops = {
  265. .putc = mxc_serial_putc,
  266. .pending = mxc_serial_pending,
  267. .getc = mxc_serial_getc,
  268. .setbrg = mxc_serial_setbrg,
  269. };
  270. #if CONFIG_IS_ENABLED(OF_CONTROL)
  271. static int mxc_serial_ofdata_to_platdata(struct udevice *dev)
  272. {
  273. struct mxc_serial_platdata *plat = dev->platdata;
  274. fdt_addr_t addr;
  275. addr = devfdt_get_addr(dev);
  276. if (addr == FDT_ADDR_T_NONE)
  277. return -EINVAL;
  278. plat->reg = (struct mxc_uart *)addr;
  279. plat->use_dte = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev),
  280. "fsl,dte-mode");
  281. return 0;
  282. }
  283. static const struct udevice_id mxc_serial_ids[] = {
  284. { .compatible = "fsl,imx6ul-uart" },
  285. { .compatible = "fsl,imx7d-uart" },
  286. { }
  287. };
  288. #endif
  289. U_BOOT_DRIVER(serial_mxc) = {
  290. .name = "serial_mxc",
  291. .id = UCLASS_SERIAL,
  292. #if CONFIG_IS_ENABLED(OF_CONTROL)
  293. .of_match = mxc_serial_ids,
  294. .ofdata_to_platdata = mxc_serial_ofdata_to_platdata,
  295. .platdata_auto_alloc_size = sizeof(struct mxc_serial_platdata),
  296. #endif
  297. .probe = mxc_serial_probe,
  298. .ops = &mxc_serial_ops,
  299. .flags = DM_FLAG_PRE_RELOC,
  300. };
  301. #endif
  302. #ifdef CONFIG_DEBUG_UART_MXC
  303. #include <debug_uart.h>
  304. static inline void _debug_uart_init(void)
  305. {
  306. struct mxc_uart *base = (struct mxc_uart *)CONFIG_DEBUG_UART_BASE;
  307. _mxc_serial_init(base);
  308. _mxc_serial_setbrg(base, CONFIG_DEBUG_UART_CLOCK,
  309. CONFIG_BAUDRATE, false);
  310. }
  311. static inline void _debug_uart_putc(int ch)
  312. {
  313. struct mxc_uart *base = (struct mxc_uart *)CONFIG_DEBUG_UART_BASE;
  314. while (!(readl(&base->ts) & UTS_TXEMPTY))
  315. WATCHDOG_RESET();
  316. writel(ch, &base->txd);
  317. }
  318. DEBUG_UART_FUNCS
  319. #endif