sunxi_de2.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Allwinner DE2 display driver
  4. *
  5. * (C) Copyright 2017 Jernej Skrabec <jernej.skrabec@siol.net>
  6. */
  7. #include <common.h>
  8. #include <display.h>
  9. #include <dm.h>
  10. #include <edid.h>
  11. #include <efi_loader.h>
  12. #include <fdtdec.h>
  13. #include <fdt_support.h>
  14. #include <video.h>
  15. #include <asm/global_data.h>
  16. #include <asm/io.h>
  17. #include <asm/arch/clock.h>
  18. #include <asm/arch/display2.h>
  19. #include <dm/device-internal.h>
  20. #include <dm/uclass-internal.h>
  21. #include "simplefb_common.h"
  22. DECLARE_GLOBAL_DATA_PTR;
  23. enum {
  24. /* Maximum LCD size we support */
  25. LCD_MAX_WIDTH = 3840,
  26. LCD_MAX_HEIGHT = 2160,
  27. LCD_MAX_LOG2_BPP = VIDEO_BPP32,
  28. };
  29. static void sunxi_de2_composer_init(void)
  30. {
  31. struct sunxi_ccm_reg * const ccm =
  32. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  33. #ifdef CONFIG_MACH_SUN50I
  34. u32 reg_value;
  35. /* set SRAM for video use (A64 only) */
  36. reg_value = readl(SUNXI_SRAMC_BASE + 0x04);
  37. reg_value &= ~(0x01 << 24);
  38. writel(reg_value, SUNXI_SRAMC_BASE + 0x04);
  39. #endif
  40. clock_set_pll10(432000000);
  41. /* Set DE parent to pll10 */
  42. clrsetbits_le32(&ccm->de_clk_cfg, CCM_DE2_CTRL_PLL_MASK,
  43. CCM_DE2_CTRL_PLL10);
  44. /* Set ahb gating to pass */
  45. setbits_le32(&ccm->ahb_reset1_cfg, 1 << AHB_RESET_OFFSET_DE);
  46. setbits_le32(&ccm->ahb_gate1, 1 << AHB_GATE_OFFSET_DE);
  47. /* Clock on */
  48. setbits_le32(&ccm->de_clk_cfg, CCM_DE2_CTRL_GATE);
  49. }
  50. static void sunxi_de2_mode_set(int mux, const struct display_timing *mode,
  51. int bpp, ulong address, bool is_composite)
  52. {
  53. ulong de_mux_base = (mux == 0) ?
  54. SUNXI_DE2_MUX0_BASE : SUNXI_DE2_MUX1_BASE;
  55. struct de_clk * const de_clk_regs =
  56. (struct de_clk *)(SUNXI_DE2_BASE);
  57. struct de_glb * const de_glb_regs =
  58. (struct de_glb *)(de_mux_base +
  59. SUNXI_DE2_MUX_GLB_REGS);
  60. struct de_bld * const de_bld_regs =
  61. (struct de_bld *)(de_mux_base +
  62. SUNXI_DE2_MUX_BLD_REGS);
  63. struct de_ui * const de_ui_regs =
  64. (struct de_ui *)(de_mux_base +
  65. SUNXI_DE2_MUX_CHAN_REGS +
  66. SUNXI_DE2_MUX_CHAN_SZ * 1);
  67. struct de_csc * const de_csc_regs =
  68. (struct de_csc *)(de_mux_base +
  69. SUNXI_DE2_MUX_DCSC_REGS);
  70. u32 size = SUNXI_DE2_WH(mode->hactive.typ, mode->vactive.typ);
  71. int channel;
  72. u32 format;
  73. /* enable clock */
  74. #ifdef CONFIG_MACH_SUN8I_H3
  75. setbits_le32(&de_clk_regs->rst_cfg, (mux == 0) ? 1 : 4);
  76. #else
  77. setbits_le32(&de_clk_regs->rst_cfg, BIT(mux));
  78. #endif
  79. setbits_le32(&de_clk_regs->gate_cfg, BIT(mux));
  80. setbits_le32(&de_clk_regs->bus_cfg, BIT(mux));
  81. clrbits_le32(&de_clk_regs->sel_cfg, 1);
  82. writel(SUNXI_DE2_MUX_GLB_CTL_EN, &de_glb_regs->ctl);
  83. writel(0, &de_glb_regs->status);
  84. writel(1, &de_glb_regs->dbuff);
  85. writel(size, &de_glb_regs->size);
  86. for (channel = 0; channel < 4; channel++) {
  87. void *ch = (void *)(de_mux_base + SUNXI_DE2_MUX_CHAN_REGS +
  88. SUNXI_DE2_MUX_CHAN_SZ * channel);
  89. memset(ch, 0, (channel == 0) ?
  90. sizeof(struct de_vi) : sizeof(struct de_ui));
  91. }
  92. memset(de_bld_regs, 0, sizeof(struct de_bld));
  93. writel(0x00000101, &de_bld_regs->fcolor_ctl);
  94. writel(1, &de_bld_regs->route);
  95. writel(0, &de_bld_regs->premultiply);
  96. writel(0xff000000, &de_bld_regs->bkcolor);
  97. writel(0x03010301, &de_bld_regs->bld_mode[0]);
  98. writel(size, &de_bld_regs->output_size);
  99. writel(mode->flags & DISPLAY_FLAGS_INTERLACED ? 2 : 0,
  100. &de_bld_regs->out_ctl);
  101. writel(0, &de_bld_regs->ck_ctl);
  102. writel(0xff000000, &de_bld_regs->attr[0].fcolor);
  103. writel(size, &de_bld_regs->attr[0].insize);
  104. /* Disable all other units */
  105. writel(0, de_mux_base + SUNXI_DE2_MUX_VSU_REGS);
  106. writel(0, de_mux_base + SUNXI_DE2_MUX_GSU1_REGS);
  107. writel(0, de_mux_base + SUNXI_DE2_MUX_GSU2_REGS);
  108. writel(0, de_mux_base + SUNXI_DE2_MUX_GSU3_REGS);
  109. writel(0, de_mux_base + SUNXI_DE2_MUX_FCE_REGS);
  110. writel(0, de_mux_base + SUNXI_DE2_MUX_BWS_REGS);
  111. writel(0, de_mux_base + SUNXI_DE2_MUX_LTI_REGS);
  112. writel(0, de_mux_base + SUNXI_DE2_MUX_PEAK_REGS);
  113. writel(0, de_mux_base + SUNXI_DE2_MUX_ASE_REGS);
  114. writel(0, de_mux_base + SUNXI_DE2_MUX_FCC_REGS);
  115. if (is_composite) {
  116. /* set CSC coefficients */
  117. writel(0x107, &de_csc_regs->coef11);
  118. writel(0x204, &de_csc_regs->coef12);
  119. writel(0x64, &de_csc_regs->coef13);
  120. writel(0x4200, &de_csc_regs->coef14);
  121. writel(0x1f68, &de_csc_regs->coef21);
  122. writel(0x1ed6, &de_csc_regs->coef22);
  123. writel(0x1c2, &de_csc_regs->coef23);
  124. writel(0x20200, &de_csc_regs->coef24);
  125. writel(0x1c2, &de_csc_regs->coef31);
  126. writel(0x1e87, &de_csc_regs->coef32);
  127. writel(0x1fb7, &de_csc_regs->coef33);
  128. writel(0x20200, &de_csc_regs->coef34);
  129. /* enable CSC unit */
  130. writel(1, &de_csc_regs->csc_ctl);
  131. } else {
  132. writel(0, &de_csc_regs->csc_ctl);
  133. }
  134. switch (bpp) {
  135. case 16:
  136. format = SUNXI_DE2_UI_CFG_ATTR_FMT(SUNXI_DE2_FORMAT_RGB_565);
  137. break;
  138. case 32:
  139. default:
  140. format = SUNXI_DE2_UI_CFG_ATTR_FMT(SUNXI_DE2_FORMAT_XRGB_8888);
  141. break;
  142. }
  143. writel(SUNXI_DE2_UI_CFG_ATTR_EN | format, &de_ui_regs->cfg[0].attr);
  144. writel(size, &de_ui_regs->cfg[0].size);
  145. writel(0, &de_ui_regs->cfg[0].coord);
  146. writel((bpp / 8) * mode->hactive.typ, &de_ui_regs->cfg[0].pitch);
  147. writel(address, &de_ui_regs->cfg[0].top_laddr);
  148. writel(size, &de_ui_regs->ovl_size);
  149. /* apply settings */
  150. writel(1, &de_glb_regs->dbuff);
  151. }
  152. static int sunxi_de2_init(struct udevice *dev, ulong fbbase,
  153. enum video_log2_bpp l2bpp,
  154. struct udevice *disp, int mux, bool is_composite)
  155. {
  156. struct video_priv *uc_priv = dev_get_uclass_priv(dev);
  157. struct display_timing timing;
  158. struct display_plat *disp_uc_plat;
  159. int ret;
  160. disp_uc_plat = dev_get_uclass_platdata(disp);
  161. debug("Using device '%s', disp_uc_priv=%p\n", disp->name, disp_uc_plat);
  162. if (display_in_use(disp)) {
  163. debug(" - device in use\n");
  164. return -EBUSY;
  165. }
  166. disp_uc_plat->source_id = mux;
  167. ret = device_probe(disp);
  168. if (ret) {
  169. debug("%s: device '%s' display won't probe (ret=%d)\n",
  170. __func__, dev->name, ret);
  171. return ret;
  172. }
  173. ret = display_read_timing(disp, &timing);
  174. if (ret) {
  175. debug("%s: Failed to read timings\n", __func__);
  176. return ret;
  177. }
  178. sunxi_de2_composer_init();
  179. sunxi_de2_mode_set(mux, &timing, 1 << l2bpp, fbbase, is_composite);
  180. ret = display_enable(disp, 1 << l2bpp, &timing);
  181. if (ret) {
  182. debug("%s: Failed to enable display\n", __func__);
  183. return ret;
  184. }
  185. uc_priv->xsize = timing.hactive.typ;
  186. uc_priv->ysize = timing.vactive.typ;
  187. uc_priv->bpix = l2bpp;
  188. debug("fb=%lx, size=%d %d\n", fbbase, uc_priv->xsize, uc_priv->ysize);
  189. #ifdef CONFIG_EFI_LOADER
  190. efi_add_memory_map(fbbase,
  191. ALIGN(timing.hactive.typ * timing.vactive.typ *
  192. (1 << l2bpp) / 8, EFI_PAGE_SIZE) >> EFI_PAGE_SHIFT,
  193. EFI_RESERVED_MEMORY_TYPE, false);
  194. #endif
  195. return 0;
  196. }
  197. static int sunxi_de2_probe(struct udevice *dev)
  198. {
  199. struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
  200. struct udevice *disp;
  201. int ret;
  202. /* Before relocation we don't need to do anything */
  203. if (!(gd->flags & GD_FLG_RELOC))
  204. return 0;
  205. ret = uclass_find_device_by_name(UCLASS_DISPLAY,
  206. "sunxi_lcd", &disp);
  207. if (!ret) {
  208. int mux;
  209. mux = 0;
  210. ret = sunxi_de2_init(dev, plat->base, VIDEO_BPP32, disp, mux,
  211. false);
  212. if (!ret) {
  213. video_set_flush_dcache(dev, 1);
  214. return 0;
  215. }
  216. }
  217. debug("%s: lcd display not found (ret=%d)\n", __func__, ret);
  218. ret = uclass_find_device_by_name(UCLASS_DISPLAY,
  219. "sunxi_dw_hdmi", &disp);
  220. if (!ret) {
  221. int mux;
  222. if (IS_ENABLED(CONFIG_MACH_SUNXI_H3_H5))
  223. mux = 0;
  224. else
  225. mux = 1;
  226. ret = sunxi_de2_init(dev, plat->base, VIDEO_BPP32, disp, mux,
  227. false);
  228. if (!ret) {
  229. video_set_flush_dcache(dev, 1);
  230. return 0;
  231. }
  232. }
  233. debug("%s: hdmi display not found (ret=%d)\n", __func__, ret);
  234. ret = uclass_find_device_by_name(UCLASS_DISPLAY,
  235. "sunxi_tve", &disp);
  236. if (ret) {
  237. debug("%s: tv not found (ret=%d)\n", __func__, ret);
  238. return ret;
  239. }
  240. ret = sunxi_de2_init(dev, plat->base, VIDEO_BPP32, disp, 1, true);
  241. if (ret)
  242. return ret;
  243. video_set_flush_dcache(dev, 1);
  244. return 0;
  245. }
  246. static int sunxi_de2_bind(struct udevice *dev)
  247. {
  248. struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
  249. plat->size = LCD_MAX_WIDTH * LCD_MAX_HEIGHT *
  250. (1 << LCD_MAX_LOG2_BPP) / 8;
  251. return 0;
  252. }
  253. static const struct video_ops sunxi_de2_ops = {
  254. };
  255. U_BOOT_DRIVER(sunxi_de2) = {
  256. .name = "sunxi_de2",
  257. .id = UCLASS_VIDEO,
  258. .ops = &sunxi_de2_ops,
  259. .bind = sunxi_de2_bind,
  260. .probe = sunxi_de2_probe,
  261. .flags = DM_FLAG_PRE_RELOC,
  262. };
  263. U_BOOT_DEVICE(sunxi_de2) = {
  264. .name = "sunxi_de2"
  265. };
  266. /*
  267. * Simplefb support.
  268. */
  269. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_VIDEO_DT_SIMPLEFB)
  270. int sunxi_simplefb_setup(void *blob)
  271. {
  272. struct udevice *de2, *hdmi, *lcd;
  273. struct video_priv *de2_priv;
  274. struct video_uc_platdata *de2_plat;
  275. int mux;
  276. int offset, ret;
  277. u64 start, size;
  278. const char *pipeline = NULL;
  279. debug("Setting up simplefb\n");
  280. if (IS_ENABLED(CONFIG_MACH_SUNXI_H3_H5))
  281. mux = 0;
  282. else
  283. mux = 1;
  284. /* Skip simplefb setting if DE2 / HDMI is not present */
  285. ret = uclass_find_device_by_name(UCLASS_VIDEO,
  286. "sunxi_de2", &de2);
  287. if (ret) {
  288. debug("DE2 not present\n");
  289. return 0;
  290. }
  291. ret = uclass_find_device_by_name(UCLASS_DISPLAY,
  292. "sunxi_dw_hdmi", &hdmi);
  293. if (ret) {
  294. debug("HDMI not present\n");
  295. } else if (device_active(hdmi)) {
  296. if (mux == 0)
  297. pipeline = "mixer0-lcd0-hdmi";
  298. else
  299. pipeline = "mixer1-lcd1-hdmi";
  300. } else {
  301. debug("HDMI present but not probed\n");
  302. }
  303. ret = uclass_find_device_by_name(UCLASS_DISPLAY,
  304. "sunxi_lcd", &lcd);
  305. if (ret)
  306. debug("LCD not present\n");
  307. else if (device_active(lcd))
  308. pipeline = "mixer0-lcd0";
  309. else
  310. debug("LCD present but not probed\n");
  311. if (!pipeline) {
  312. debug("No active display present\n");
  313. return 0;
  314. }
  315. de2_priv = dev_get_uclass_priv(de2);
  316. de2_plat = dev_get_uclass_platdata(de2);
  317. offset = sunxi_simplefb_fdt_match(blob, pipeline);
  318. if (offset < 0) {
  319. eprintf("Cannot setup simplefb: node not found\n");
  320. return 0; /* Keep older kernels working */
  321. }
  322. start = gd->bd->bi_dram[0].start;
  323. size = de2_plat->base - start;
  324. ret = fdt_fixup_memory_banks(blob, &start, &size, 1);
  325. if (ret) {
  326. eprintf("Cannot setup simplefb: Error reserving memory\n");
  327. return ret;
  328. }
  329. ret = fdt_setup_simplefb_node(blob, offset, de2_plat->base,
  330. de2_priv->xsize, de2_priv->ysize,
  331. VNBYTES(de2_priv->bpix) * de2_priv->xsize,
  332. "x8r8g8b8");
  333. if (ret)
  334. eprintf("Cannot setup simplefb: Error setting properties\n");
  335. return ret;
  336. }
  337. #endif /* CONFIG_OF_BOARD_SETUP && CONFIG_VIDEO_DT_SIMPLEFB */