cru_rk3128.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (c) 2017 Rockchip Electronics Co., Ltd
  4. */
  5. #ifndef _ASM_ARCH_CRU_RK3128_H
  6. #define _ASM_ARCH_CRU_RK3128_H
  7. #include <common.h>
  8. #define MHz 1000000
  9. #define OSC_HZ (24 * MHz)
  10. #define APLL_HZ (600 * MHz)
  11. #define GPLL_HZ (594 * MHz)
  12. #define CORE_PERI_HZ 150000000
  13. #define CORE_ACLK_HZ 300000000
  14. #define BUS_ACLK_HZ 148500000
  15. #define BUS_HCLK_HZ 148500000
  16. #define BUS_PCLK_HZ 74250000
  17. #define PERI_ACLK_HZ 148500000
  18. #define PERI_HCLK_HZ 148500000
  19. #define PERI_PCLK_HZ 74250000
  20. /* Private data for the clock driver - used by rockchip_get_cru() */
  21. struct rk3128_clk_priv {
  22. struct rk3128_cru *cru;
  23. };
  24. struct rk3128_cru {
  25. struct rk3128_pll {
  26. unsigned int con0;
  27. unsigned int con1;
  28. unsigned int con2;
  29. unsigned int con3;
  30. } pll[4];
  31. unsigned int cru_mode_con;
  32. unsigned int cru_clksel_con[35];
  33. unsigned int cru_clkgate_con[11];
  34. unsigned int reserved;
  35. unsigned int cru_glb_srst_fst_value;
  36. unsigned int cru_glb_srst_snd_value;
  37. unsigned int reserved1[2];
  38. unsigned int cru_softrst_con[9];
  39. unsigned int cru_misc_con;
  40. unsigned int reserved2[2];
  41. unsigned int cru_glb_cnt_th;
  42. unsigned int reserved3[3];
  43. unsigned int cru_glb_rst_st;
  44. unsigned int reserved4[(0x1c0 - 0x150) / 4 - 1];
  45. unsigned int cru_sdmmc_con[2];
  46. unsigned int cru_sdio_con[2];
  47. unsigned int reserved5[2];
  48. unsigned int cru_emmc_con[2];
  49. unsigned int reserved6[4];
  50. unsigned int cru_pll_prg_en;
  51. };
  52. check_member(rk3128_cru, cru_pll_prg_en, 0x01f0);
  53. struct pll_div {
  54. u32 refdiv;
  55. u32 fbdiv;
  56. u32 postdiv1;
  57. u32 postdiv2;
  58. u32 frac;
  59. };
  60. enum {
  61. /* PLLCON0*/
  62. PLL_POSTDIV1_SHIFT = 12,
  63. PLL_POSTDIV1_MASK = 7 << PLL_POSTDIV1_SHIFT,
  64. PLL_FBDIV_SHIFT = 0,
  65. PLL_FBDIV_MASK = 0xfff,
  66. /* PLLCON1 */
  67. PLL_RST_SHIFT = 14,
  68. PLL_PD_SHIFT = 13,
  69. PLL_PD_MASK = 1 << PLL_PD_SHIFT,
  70. PLL_DSMPD_SHIFT = 12,
  71. PLL_DSMPD_MASK = 1 << PLL_DSMPD_SHIFT,
  72. PLL_LOCK_STATUS_SHIFT = 10,
  73. PLL_LOCK_STATUS_MASK = 1 << PLL_LOCK_STATUS_SHIFT,
  74. PLL_POSTDIV2_SHIFT = 6,
  75. PLL_POSTDIV2_MASK = 7 << PLL_POSTDIV2_SHIFT,
  76. PLL_REFDIV_SHIFT = 0,
  77. PLL_REFDIV_MASK = 0x3f,
  78. /* CRU_MODE */
  79. GPLL_MODE_SHIFT = 12,
  80. GPLL_MODE_MASK = 3 << GPLL_MODE_SHIFT,
  81. GPLL_MODE_SLOW = 0,
  82. GPLL_MODE_NORM,
  83. GPLL_MODE_DEEP,
  84. CPLL_MODE_SHIFT = 8,
  85. CPLL_MODE_MASK = 1 << CPLL_MODE_SHIFT,
  86. CPLL_MODE_SLOW = 0,
  87. CPLL_MODE_NORM,
  88. DPLL_MODE_SHIFT = 4,
  89. DPLL_MODE_MASK = 1 << DPLL_MODE_SHIFT,
  90. DPLL_MODE_SLOW = 0,
  91. DPLL_MODE_NORM,
  92. APLL_MODE_SHIFT = 0,
  93. APLL_MODE_MASK = 1 << APLL_MODE_SHIFT,
  94. APLL_MODE_SLOW = 0,
  95. APLL_MODE_NORM,
  96. /* CRU_CLK_SEL0_CON */
  97. BUS_ACLK_PLL_SEL_SHIFT = 14,
  98. BUS_ACLK_PLL_SEL_MASK = 3 << BUS_ACLK_PLL_SEL_SHIFT,
  99. BUS_ACLK_PLL_SEL_CPLL = 0,
  100. BUS_ACLK_PLL_SEL_GPLL,
  101. BUS_ACLK_PLL_SEL_GPLL_DIV2,
  102. BUS_ACLK_PLL_SEL_GPLL_DIV3,
  103. BUS_ACLK_DIV_SHIFT = 8,
  104. BUS_ACLK_DIV_MASK = 0x1f << BUS_ACLK_DIV_SHIFT,
  105. CORE_CLK_PLL_SEL_SHIFT = 7,
  106. CORE_CLK_PLL_SEL_MASK = 1 << CORE_CLK_PLL_SEL_SHIFT,
  107. CORE_CLK_PLL_SEL_APLL = 0,
  108. CORE_CLK_PLL_SEL_GPLL_DIV2,
  109. CORE_DIV_CON_SHIFT = 0,
  110. CORE_DIV_CON_MASK = 0x1f << CORE_DIV_CON_SHIFT,
  111. /* CRU_CLK_SEL1_CON */
  112. BUS_PCLK_DIV_SHIFT = 12,
  113. BUS_PCLK_DIV_MASK = 7 << BUS_PCLK_DIV_SHIFT,
  114. BUS_HCLK_DIV_SHIFT = 8,
  115. BUS_HCLK_DIV_MASK = 3 << BUS_HCLK_DIV_SHIFT,
  116. CORE_ACLK_DIV_SHIFT = 4,
  117. CORE_ACLK_DIV_MASK = 7 << CORE_ACLK_DIV_SHIFT,
  118. CORE_PERI_DIV_SHIFT = 0,
  119. CORE_PERI_DIV_MASK = 0xf << CORE_PERI_DIV_SHIFT,
  120. /* CRU_CLK_SEL2_CON */
  121. NANDC_PLL_SEL_SHIFT = 14,
  122. NANDC_PLL_SEL_MASK = 3 << NANDC_PLL_SEL_SHIFT,
  123. NANDC_PLL_SEL_CPLL = 0,
  124. NANDC_PLL_SEL_GPLL,
  125. NANDC_CLK_DIV_SHIFT = 8,
  126. NANDC_CLK_DIV_MASK = 0x1f << NANDC_CLK_DIV_SHIFT,
  127. PVTM_CLK_DIV_SHIFT = 0,
  128. PVTM_CLK_DIV_MASK = 0x3f << PVTM_CLK_DIV_SHIFT,
  129. /* CRU_CLKSEL10_CON */
  130. PERI_PLL_SEL_SHIFT = 14,
  131. PERI_PLL_SEL_MASK = 1 << PERI_PLL_SEL_SHIFT,
  132. PERI_PLL_APLL = 0,
  133. PERI_PLL_DPLL,
  134. PERI_PLL_GPLL,
  135. PERI_PCLK_DIV_SHIFT = 12,
  136. PERI_PCLK_DIV_MASK = 3 << PERI_PCLK_DIV_SHIFT,
  137. PERI_HCLK_DIV_SHIFT = 8,
  138. PERI_HCLK_DIV_MASK = 3 << PERI_HCLK_DIV_SHIFT,
  139. PERI_ACLK_DIV_SHIFT = 0,
  140. PERI_ACLK_DIV_MASK = 0x1f << PERI_ACLK_DIV_SHIFT,
  141. /* CRU_CLKSEL11_CON */
  142. MMC0_PLL_SHIFT = 6,
  143. MMC0_PLL_MASK = 3 << MMC0_PLL_SHIFT,
  144. MMC0_SEL_APLL = 0,
  145. MMC0_SEL_GPLL,
  146. MMC0_SEL_GPLL_DIV2,
  147. MMC0_SEL_24M,
  148. MMC0_DIV_SHIFT = 0,
  149. MMC0_DIV_MASK = 0x3f << MMC0_DIV_SHIFT,
  150. /* CRU_CLKSEL12_CON */
  151. EMMC_PLL_SHIFT = 14,
  152. EMMC_PLL_MASK = 3 << EMMC_PLL_SHIFT,
  153. EMMC_SEL_APLL = 0,
  154. EMMC_SEL_GPLL,
  155. EMMC_SEL_GPLL_DIV2,
  156. EMMC_SEL_24M,
  157. EMMC_DIV_SHIFT = 8,
  158. EMMC_DIV_MASK = 0x3f << EMMC_DIV_SHIFT,
  159. /* CLKSEL_CON24 */
  160. SARADC_DIV_CON_SHIFT = 8,
  161. SARADC_DIV_CON_MASK = GENMASK(15, 8),
  162. SARADC_DIV_CON_WIDTH = 8,
  163. /* CRU_CLKSEL27_CON*/
  164. DCLK_VOP_SEL_SHIFT = 0,
  165. DCLK_VOP_SEL_MASK = 1 << DCLK_VOP_SEL_SHIFT,
  166. DCLK_VOP_PLL_SEL_CPLL = 0,
  167. DCLK_VOP_DIV_CON_SHIFT = 8,
  168. DCLK_VOP_DIV_CON_MASK = 0xff << DCLK_VOP_DIV_CON_SHIFT,
  169. /* CRU_CLKSEL31_CON */
  170. VIO0_PLL_SHIFT = 5,
  171. VIO0_PLL_MASK = 7 << VIO0_PLL_SHIFT,
  172. VI00_SEL_CPLL = 0,
  173. VIO0_SEL_GPLL,
  174. VIO0_DIV_SHIFT = 0,
  175. VIO0_DIV_MASK = 0x1f << VIO0_DIV_SHIFT,
  176. VIO1_PLL_SHIFT = 13,
  177. VIO1_PLL_MASK = 7 << VIO1_PLL_SHIFT,
  178. VI01_SEL_CPLL = 0,
  179. VIO1_SEL_GPLL,
  180. VIO1_DIV_SHIFT = 8,
  181. VIO1_DIV_MASK = 0x1f << VIO1_DIV_SHIFT,
  182. /* CRU_SOFTRST5_CON */
  183. DDRCTRL_PSRST_SHIFT = 11,
  184. DDRCTRL_SRST_SHIFT = 10,
  185. DDRPHY_PSRST_SHIFT = 9,
  186. DDRPHY_SRST_SHIFT = 8,
  187. };
  188. #endif