lvds_rk3288.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright 2016 Rockchip Inc.
  4. */
  5. #ifndef _ASM_ARCH_LVDS_RK3288_H
  6. #define _ASM_ARCH_LVDS_RK3288_H
  7. #define RK3288_LVDS_CH0_REG0 0x00
  8. #define RK3288_LVDS_CH0_REG0_LVDS_EN BIT(7)
  9. #define RK3288_LVDS_CH0_REG0_TTL_EN BIT(6)
  10. #define RK3288_LVDS_CH0_REG0_LANECK_EN BIT(5)
  11. #define RK3288_LVDS_CH0_REG0_LANE4_EN BIT(4)
  12. #define RK3288_LVDS_CH0_REG0_LANE3_EN BIT(3)
  13. #define RK3288_LVDS_CH0_REG0_LANE2_EN BIT(2)
  14. #define RK3288_LVDS_CH0_REG0_LANE1_EN BIT(1)
  15. #define RK3288_LVDS_CH0_REG0_LANE0_EN BIT(0)
  16. #define RK3288_LVDS_CH0_REG1 0x04
  17. #define RK3288_LVDS_CH0_REG1_LANECK_BIAS BIT(5)
  18. #define RK3288_LVDS_CH0_REG1_LANE4_BIAS BIT(4)
  19. #define RK3288_LVDS_CH0_REG1_LANE3_BIAS BIT(3)
  20. #define RK3288_LVDS_CH0_REG1_LANE2_BIAS BIT(2)
  21. #define RK3288_LVDS_CH0_REG1_LANE1_BIAS BIT(1)
  22. #define RK3288_LVDS_CH0_REG1_LANE0_BIAS BIT(0)
  23. #define RK3288_LVDS_CH0_REG2 0x08
  24. #define RK3288_LVDS_CH0_REG2_RESERVE_ON BIT(7)
  25. #define RK3288_LVDS_CH0_REG2_LANECK_LVDS_MODE BIT(6)
  26. #define RK3288_LVDS_CH0_REG2_LANE4_LVDS_MODE BIT(5)
  27. #define RK3288_LVDS_CH0_REG2_LANE3_LVDS_MODE BIT(4)
  28. #define RK3288_LVDS_CH0_REG2_LANE2_LVDS_MODE BIT(3)
  29. #define RK3288_LVDS_CH0_REG2_LANE1_LVDS_MODE BIT(2)
  30. #define RK3288_LVDS_CH0_REG2_LANE0_LVDS_MODE BIT(1)
  31. #define RK3288_LVDS_CH0_REG2_PLL_FBDIV8 BIT(0)
  32. #define RK3288_LVDS_CH0_REG3 0x0c
  33. #define RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK 0xff
  34. #define RK3288_LVDS_CH0_REG4 0x10
  35. #define RK3288_LVDS_CH0_REG4_LANECK_TTL_MODE BIT(5)
  36. #define RK3288_LVDS_CH0_REG4_LANE4_TTL_MODE BIT(4)
  37. #define RK3288_LVDS_CH0_REG4_LANE3_TTL_MODE BIT(3)
  38. #define RK3288_LVDS_CH0_REG4_LANE2_TTL_MODE BIT(2)
  39. #define RK3288_LVDS_CH0_REG4_LANE1_TTL_MODE BIT(1)
  40. #define RK3288_LVDS_CH0_REG4_LANE0_TTL_MODE BIT(0)
  41. #define RK3288_LVDS_CH0_REG5 0x14
  42. #define RK3288_LVDS_CH0_REG5_LANECK_TTL_DATA BIT(5)
  43. #define RK3288_LVDS_CH0_REG5_LANE4_TTL_DATA BIT(4)
  44. #define RK3288_LVDS_CH0_REG5_LANE3_TTL_DATA BIT(3)
  45. #define RK3288_LVDS_CH0_REG5_LANE2_TTL_DATA BIT(2)
  46. #define RK3288_LVDS_CH0_REG5_LANE1_TTL_DATA BIT(1)
  47. #define RK3288_LVDS_CH0_REG5_LANE0_TTL_DATA BIT(0)
  48. #define RK3288_LVDS_CFG_REGC 0x30
  49. #define RK3288_LVDS_CFG_REGC_PLL_ENABLE 0x00
  50. #define RK3288_LVDS_CFG_REGC_PLL_DISABLE 0xff
  51. #define RK3288_LVDS_CH0_REGD 0x34
  52. #define RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK 0x1f
  53. #define RK3288_LVDS_CH0_REG20 0x80
  54. #define RK3288_LVDS_CH0_REG20_MSB 0x45
  55. #define RK3288_LVDS_CH0_REG20_LSB 0x44
  56. #define RK3288_LVDS_CFG_REG21 0x84
  57. #define RK3288_LVDS_CFG_REG21_TX_ENABLE 0x92
  58. #define RK3288_LVDS_CFG_REG21_TX_DISABLE 0x00
  59. /* fbdiv value is split over 2 registers, with bit8 in reg2 */
  60. #define RK3288_LVDS_PLL_FBDIV_REG2(_fbd) \
  61. (_fbd & BIT(8) ? RK3288_LVDS_CH0_REG2_PLL_FBDIV8 : 0)
  62. #define RK3288_LVDS_PLL_FBDIV_REG3(_fbd) \
  63. (_fbd & RK3288_LVDS_CH0_REG3_PLL_FBDIV_MASK)
  64. #define RK3288_LVDS_PLL_PREDIV_REGD(_pd) \
  65. (_pd & RK3288_LVDS_CH0_REGD_PLL_PREDIV_MASK)
  66. #define RK3288_LVDS_SOC_CON6_SEL_VOP_LIT BIT(3)
  67. #define LVDS_FMT_MASK (7 << 16)
  68. #define LVDS_MSB (1 << 3)
  69. #define LVDS_DUAL (1 << 4)
  70. #define LVDS_FMT_1 (1 << 5)
  71. #define LVDS_TTL_EN (1 << 6)
  72. #define LVDS_START_PHASE_RST_1 (1 << 7)
  73. #define LVDS_DCLK_INV (1 << 8)
  74. #define LVDS_CH0_EN (1 << 11)
  75. #define LVDS_CH1_EN (1 << 12)
  76. #define LVDS_PWRDN (1 << 15)
  77. #define LVDS_24BIT (0 << 1)
  78. #define LVDS_18BIT (1 << 1)
  79. #endif