lowlevel_init.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  4. * Copyright (C) 2011 Renesas Solutions Corp.
  5. */
  6. #include <config.h>
  7. #include <asm/processor.h>
  8. #include <asm/macro.h>
  9. #include <asm/processor.h>
  10. .global lowlevel_init
  11. .text
  12. .align 2
  13. lowlevel_init:
  14. /* WDT */
  15. write32 WDTCSR_A, WDTCSR_D
  16. /* MMU */
  17. write32 MMUCR_A, MMUCR_D
  18. write32 FRQCR2_A, FRQCR2_D
  19. write32 FRQCR0_A, FRQCR0_D
  20. write32 CS0CTRL_A, CS0CTRL_D
  21. write32 CS1CTRL_A, CS1CTRL_D
  22. write32 CS0CTRL2_A, CS0CTRL2_D
  23. write32 CSPWCR0_A, CSPWCR0_D
  24. write32 CSPWCR1_A, CSPWCR1_D
  25. write32 CS1GDST_A, CS1GDST_D
  26. # clock mode check
  27. mov.l MODEMR, r1
  28. mov.l @r1, r0
  29. and #6, r0 /* Check 1 and 2 bit.*/
  30. cmp/eq #2, r0 /* 0x02 is 533Mhz mode */
  31. bt init_lbsc_533
  32. init_lbsc_400:
  33. write32 CSWCR0_A, CSWCR0_D_400
  34. write32 CSWCR1_A, CSWCR1_D
  35. bra init_dbsc3_400_pad
  36. nop
  37. .align 2
  38. MODEMR: .long 0xFFCC0020
  39. WDTCSR_A: .long 0xFFCC0004
  40. WDTCSR_D: .long 0xA5000000
  41. MMUCR_A: .long 0xFF000010
  42. MMUCR_D: .long 0x00000004
  43. FRQCR2_A: .long 0xFFC80008
  44. FRQCR2_D: .long 0x00000000
  45. FRQCR0_A: .long 0xFFC80000
  46. FRQCR0_D: .long 0xCF000001
  47. CS0CTRL_A: .long 0xFF800200
  48. CS0CTRL_D: .long 0x00000020
  49. CS1CTRL_A: .long 0xFF800204
  50. CS1CTRL_D: .long 0x00000020
  51. CS0CTRL2_A: .long 0xFF800220
  52. CS0CTRL2_D: .long 0x00004000
  53. CSPWCR0_A: .long 0xFF800280
  54. CSPWCR0_D: .long 0x00000000
  55. CSPWCR1_A: .long 0xFF800284
  56. CSPWCR1_D: .long 0x00000000
  57. CS1GDST_A: .long 0xFF8002C0
  58. CS1GDST_D: .long 0x00000011
  59. init_lbsc_533:
  60. write32 CSWCR0_A, CSWCR0_D_533
  61. write32 CSWCR1_A, CSWCR1_D
  62. bra init_dbsc3_533_pad
  63. nop
  64. .align 2
  65. CSWCR0_A: .long 0xFF800230
  66. CSWCR0_D_533: .long 0x01120104
  67. CSWCR0_D_400: .long 0x02120114
  68. /* CSWCR0_D_400: .long 0x01160116 */
  69. CSWCR1_A: .long 0xFF800234
  70. CSWCR1_D: .long 0x077F077F
  71. /* CSWCR1_D_400: .long 0x00120012 */
  72. init_dbsc3_400_pad:
  73. write32 DBPDCNT3_A, DBPDCNT3_D
  74. wait_timer WAIT_200US_400
  75. write32 DBPDCNT0_A, DBPDCNT0_D_400
  76. write32 DBPDCNT3_A, DBPDCNT3_D0
  77. write32 DBPDCNT1_A, DBPDCNT1_D
  78. write32 DBPDCNT3_A, DBPDCNT3_D1
  79. wait_timer WAIT_32MCLK
  80. write32 DBPDCNT3_A, DBPDCNT3_D2
  81. wait_timer WAIT_100US_400
  82. write32 DBPDCNT3_A, DBPDCNT3_D3
  83. wait_timer WAIT_16MCLK
  84. write32 DBPDCNT3_A, DBPDCNT3_D4
  85. wait_timer WAIT_200US_400
  86. write32 DBPDCNT3_A, DBPDCNT3_D5
  87. wait_timer WAIT_1MCLK
  88. write32 DBPDCNT3_A, DBPDCNT3_D6
  89. wait_timer WAIT_10KMCLK
  90. bra init_dbsc3_ctrl_400
  91. nop
  92. .align 2
  93. init_dbsc3_533_pad:
  94. write32 DBPDCNT3_A, DBPDCNT3_D
  95. wait_timer WAIT_200US_533
  96. write32 DBPDCNT0_A, DBPDCNT0_D_533
  97. write32 DBPDCNT3_A, DBPDCNT3_D0
  98. write32 DBPDCNT1_A, DBPDCNT1_D
  99. write32 DBPDCNT3_A, DBPDCNT3_D1
  100. wait_timer WAIT_32MCLK
  101. write32 DBPDCNT3_A, DBPDCNT3_D2
  102. wait_timer WAIT_100US_533
  103. write32 DBPDCNT3_A, DBPDCNT3_D3
  104. wait_timer WAIT_16MCLK
  105. write32 DBPDCNT3_A, DBPDCNT3_D4
  106. wait_timer WAIT_200US_533
  107. write32 DBPDCNT3_A, DBPDCNT3_D5
  108. wait_timer WAIT_1MCLK
  109. write32 DBPDCNT3_A, DBPDCNT3_D6
  110. wait_timer WAIT_10KMCLK
  111. bra init_dbsc3_ctrl_533
  112. nop
  113. .align 2
  114. WAIT_200US_400: .long 40000
  115. WAIT_200US_533: .long 53300
  116. WAIT_100US_400: .long 20000
  117. WAIT_100US_533: .long 26650
  118. WAIT_32MCLK: .long 32
  119. WAIT_16MCLK: .long 16
  120. WAIT_1MCLK: .long 1
  121. WAIT_10KMCLK: .long 10000
  122. DBPDCNT0_A: .long 0xFE800200
  123. DBPDCNT0_D_533: .long 0x00010245
  124. DBPDCNT0_D_400: .long 0x00010235
  125. DBPDCNT1_A: .long 0xFE800204
  126. DBPDCNT1_D: .long 0x00000014
  127. DBPDCNT3_A: .long 0xFE80020C
  128. DBPDCNT3_D: .long 0x80000000
  129. DBPDCNT3_D0: .long 0x800F0000
  130. DBPDCNT3_D1: .long 0x800F1000
  131. DBPDCNT3_D2: .long 0x820F1000
  132. DBPDCNT3_D3: .long 0x860F1000
  133. DBPDCNT3_D4: .long 0x870F1000
  134. DBPDCNT3_D5: .long 0x870F3000
  135. DBPDCNT3_D6: .long 0x870F7000
  136. init_dbsc3_ctrl_400:
  137. write32 DBKIND_A, DBKIND_D
  138. write32 DBCONF_A, DBCONF_D
  139. write32 DBTR0_A, DBTR0_D_400
  140. write32 DBTR1_A, DBTR1_D_400
  141. write32 DBTR2_A, DBTR2_D
  142. write32 DBTR3_A, DBTR3_D_400
  143. write32 DBTR4_A, DBTR4_D_400
  144. write32 DBTR5_A, DBTR5_D_400
  145. write32 DBTR6_A, DBTR6_D_400
  146. write32 DBTR7_A, DBTR7_D
  147. write32 DBTR8_A, DBTR8_D_400
  148. write32 DBTR9_A, DBTR9_D
  149. write32 DBTR10_A, DBTR10_D_400
  150. write32 DBTR11_A, DBTR11_D
  151. write32 DBTR12_A, DBTR12_D_400
  152. write32 DBTR13_A, DBTR13_D_400
  153. write32 DBTR14_A, DBTR14_D
  154. write32 DBTR15_A, DBTR15_D
  155. write32 DBTR16_A, DBTR16_D_400
  156. write32 DBTR17_A, DBTR17_D_400
  157. write32 DBTR18_A, DBTR18_D_400
  158. write32 DBBL_A, DBBL_D
  159. write32 DBRNK0_A, DBRNK0_D
  160. write32 DBCMD_A, DBCMD_D0_400
  161. write32 DBCMD_A, DBCMD_D1
  162. write32 DBCMD_A, DBCMD_D2
  163. write32 DBCMD_A, DBCMD_D3
  164. write32 DBCMD_A, DBCMD_D4
  165. write32 DBCMD_A, DBCMD_D5_400
  166. write32 DBCMD_A, DBCMD_D6
  167. write32 DBCMD_A, DBCMD_D7
  168. write32 DBCMD_A, DBCMD_D8
  169. write32 DBCMD_A, DBCMD_D9_400
  170. write32 DBCMD_A, DBCMD_D10
  171. write32 DBCMD_A, DBCMD_D11
  172. write32 DBCMD_A, DBCMD_D12
  173. write32 DBBS0CNT1_A, DBBS0CNT1_D
  174. write32 DBPDNCNF_A, DBPDNCNF_D
  175. write32 DBRFCNF0_A, DBRFCNF0_D
  176. write32 DBRFCNF1_A, DBRFCNF1_D_400
  177. write32 DBRFCNF2_A, DBRFCNF2_D
  178. write32 DBRFEN_A, DBRFEN_D
  179. write32 DBACEN_A, DBACEN_D
  180. write32 DBACEN_A, DBACEN_D
  181. /* Dummy read */
  182. mov.l DBWAIT_A, r1
  183. synco
  184. mov.l @r1, r0
  185. synco
  186. /* Dummy read */
  187. mov.l SDRAM_A, r1
  188. synco
  189. mov.l @r1, r0
  190. synco
  191. /* need sleep 186A0 */
  192. bra init_pfc_sh7734
  193. nop
  194. .align 2
  195. init_dbsc3_ctrl_533:
  196. write32 DBKIND_A, DBKIND_D
  197. write32 DBCONF_A, DBCONF_D
  198. write32 DBTR0_A, DBTR0_D_533
  199. write32 DBTR1_A, DBTR1_D_533
  200. write32 DBTR2_A, DBTR2_D
  201. write32 DBTR3_A, DBTR3_D_533
  202. write32 DBTR4_A, DBTR4_D_533
  203. write32 DBTR5_A, DBTR5_D_533
  204. write32 DBTR6_A, DBTR6_D_533
  205. write32 DBTR7_A, DBTR7_D
  206. write32 DBTR8_A, DBTR8_D_533
  207. write32 DBTR9_A, DBTR9_D
  208. write32 DBTR10_A, DBTR10_D_533
  209. write32 DBTR11_A, DBTR11_D
  210. write32 DBTR12_A, DBTR12_D_533
  211. write32 DBTR13_A, DBTR13_D_533
  212. write32 DBTR14_A, DBTR14_D
  213. write32 DBTR15_A, DBTR15_D
  214. write32 DBTR16_A, DBTR16_D_533
  215. write32 DBTR17_A, DBTR17_D_533
  216. write32 DBTR18_A, DBTR18_D_533
  217. write32 DBBL_A, DBBL_D
  218. write32 DBRNK0_A, DBRNK0_D
  219. write32 DBCMD_A, DBCMD_D0_533
  220. write32 DBCMD_A, DBCMD_D1
  221. write32 DBCMD_A, DBCMD_D2
  222. write32 DBCMD_A, DBCMD_D3
  223. write32 DBCMD_A, DBCMD_D4
  224. write32 DBCMD_A, DBCMD_D5_533
  225. write32 DBCMD_A, DBCMD_D6
  226. write32 DBCMD_A, DBCMD_D7
  227. write32 DBCMD_A, DBCMD_D8
  228. write32 DBCMD_A, DBCMD_D9_533
  229. write32 DBCMD_A, DBCMD_D10
  230. write32 DBCMD_A, DBCMD_D11
  231. write32 DBCMD_A, DBCMD_D12
  232. write32 DBBS0CNT1_A, DBBS0CNT1_D
  233. write32 DBPDNCNF_A, DBPDNCNF_D
  234. write32 DBRFCNF0_A, DBRFCNF0_D
  235. write32 DBRFCNF1_A, DBRFCNF1_D_533
  236. write32 DBRFCNF2_A, DBRFCNF2_D
  237. write32 DBRFEN_A, DBRFEN_D
  238. write32 DBACEN_A, DBACEN_D
  239. write32 DBACEN_A, DBACEN_D
  240. /* Dummy read */
  241. mov.l DBWAIT_A, r1
  242. synco
  243. mov.l @r1, r0
  244. synco
  245. /* Dummy read */
  246. mov.l SDRAM_A, r1
  247. synco
  248. mov.l @r1, r0
  249. synco
  250. /* need sleep 186A0 */
  251. bra init_pfc_sh7734
  252. nop
  253. .align 2
  254. DBKIND_A: .long 0xFE800020
  255. DBKIND_D: .long 0x00000005
  256. DBCONF_A: .long 0xFE800024
  257. DBCONF_D: .long 0x0D030A01
  258. DBTR0_A: .long 0xFE800040
  259. DBTR0_D_533:.long 0x00000004
  260. DBTR0_D_400:.long 0x00000003
  261. DBTR1_A: .long 0xFE800044
  262. DBTR1_D_533:.long 0x00000003
  263. DBTR1_D_400:.long 0x00000002
  264. DBTR2_A: .long 0xFE800048
  265. DBTR2_D: .long 0x00000000
  266. DBTR3_A: .long 0xFE800050
  267. DBTR3_D_533:.long 0x00000004
  268. DBTR3_D_400:.long 0x00000003
  269. DBTR4_A: .long 0xFE800054
  270. DBTR4_D_533:.long 0x00050004
  271. DBTR4_D_400:.long 0x00050003
  272. DBTR5_A: .long 0xFE800058
  273. DBTR5_D_533:.long 0x0000000F
  274. DBTR5_D_400:.long 0x0000000B
  275. DBTR6_A: .long 0xFE80005C
  276. DBTR6_D_533:.long 0x0000000B
  277. DBTR6_D_400:.long 0x00000008
  278. DBTR7_A: .long 0xFE800060
  279. DBTR7_D: .long 0x00000002 /* common value */
  280. DBTR8_A: .long 0xFE800064
  281. DBTR8_D_533:.long 0x0000000D
  282. DBTR8_D_400:.long 0x0000000A
  283. DBTR9_A: .long 0xFE800068
  284. DBTR9_D: .long 0x00000002 /* common value */
  285. DBTR10_A: .long 0xFE80006C
  286. DBTR10_D_533:.long 0x00000004
  287. DBTR10_D_400:.long 0x00000003
  288. DBTR11_A: .long 0xFE800070
  289. DBTR11_D: .long 0x00000008 /* common value */
  290. DBTR12_A: .long 0xFE800074
  291. DBTR12_D_533:.long 0x00000009
  292. DBTR12_D_400:.long 0x00000008
  293. DBTR13_A: .long 0xFE800078
  294. DBTR13_D_533:.long 0x00000022
  295. DBTR13_D_400:.long 0x0000001A
  296. DBTR14_A: .long 0xFE80007C
  297. DBTR14_D: .long 0x00070002 /* common value */
  298. DBTR15_A: .long 0xFE800080
  299. DBTR15_D: .long 0x00000003 /* common value */
  300. DBTR16_A: .long 0xFE800084
  301. DBTR16_D_533:.long 0x120A1001
  302. DBTR16_D_400:.long 0x12091001
  303. DBTR17_A: .long 0xFE800088
  304. DBTR17_D_533:.long 0x00040000
  305. DBTR17_D_400:.long 0x00030000
  306. DBTR18_A: .long 0xFE80008C
  307. DBTR18_D_533:.long 0x02010200
  308. DBTR18_D_400:.long 0x02000207
  309. DBBL_A: .long 0xFE8000B0
  310. DBBL_D: .long 0x00000000
  311. DBRNK0_A: .long 0xFE800100
  312. DBRNK0_D: .long 0x00000001
  313. DBCMD_A: .long 0xFE800018
  314. DBCMD_D0_533: .long 0x1100006B
  315. DBCMD_D0_400: .long 0x11000050
  316. DBCMD_D1: .long 0x0B000000 /* common value */
  317. DBCMD_D2: .long 0x2A004000 /* common value */
  318. DBCMD_D3: .long 0x2B006000 /* common value */
  319. DBCMD_D4: .long 0x29002004 /* common value */
  320. DBCMD_D5_533: .long 0x28000743
  321. DBCMD_D5_400: .long 0x28000533
  322. DBCMD_D6: .long 0x0B000000 /* common value */
  323. DBCMD_D7: .long 0x0C000000 /* common value */
  324. DBCMD_D8: .long 0x0C000000 /* common value */
  325. DBCMD_D9_533: .long 0x28000643
  326. DBCMD_D9_400: .long 0x28000433
  327. DBCMD_D10: .long 0x000000C8 /* common value */
  328. DBCMD_D11: .long 0x29002384 /* common value */
  329. DBCMD_D12: .long 0x29002004 /* common value */
  330. DBBS0CNT1_A: .long 0xFE800304
  331. DBBS0CNT1_D: .long 0x00000000
  332. DBPDNCNF_A: .long 0xFE800180
  333. DBPDNCNF_D: .long 0x00000200
  334. DBRFCNF0_A: .long 0xFE8000E0
  335. DBRFCNF0_D: .long 0x000001FF
  336. DBRFCNF1_A: .long 0xFE8000E4
  337. DBRFCNF1_D_533: .long 0x00000805
  338. DBRFCNF1_D_400: .long 0x00000618
  339. DBRFCNF2_A: .long 0xFE8000E8
  340. DBRFCNF2_D: .long 0x00000000
  341. DBRFEN_A: .long 0xFE800014
  342. DBRFEN_D: .long 0x00000001
  343. DBACEN_A: .long 0xFE800010
  344. DBACEN_D: .long 0x00000001
  345. DBWAIT_A: .long 0xFE80001C
  346. SDRAM_A: .long 0x0C000000
  347. init_pfc_sh7734:
  348. write32 PFC_PMMR_A, PFC_PMMR_MODESEL1
  349. write32 PFC_MODESEL1_A, PFC_MODESEL1_D
  350. write32 PFC_PMMR_A, PFC_PMMR_MODESEL2
  351. write32 PFC_MODESEL2_A, PFC_MODESEL2_D
  352. write32 PFC_PMMR_A, PFC_PMMR_IPSR3
  353. write32 PFC_IPSR3_A, PFC_IPSR3_D
  354. write32 PFC_PMMR_A, PFC_PMMR_IPSR4
  355. write32 PFC_IPSR4_A, PFC_IPSR4_D
  356. write32 PFC_PMMR_A, PFC_PMMR_IPSR11
  357. write32 PFC_IPSR11_A, PFC_IPSR11_D
  358. write32 PFC_PMMR_A, PFC_PMMR_GPSR0
  359. write32 PFC_GPSR0_A, PFC_GPSR0_D
  360. write32 PFC_PMMR_A, PFC_PMMR_GPSR1
  361. write32 PFC_GPSR1_A, PFC_GPSR1_D
  362. write32 PFC_PMMR_A, PFC_PMMR_GPSR2
  363. write32 PFC_GPSR2_A, PFC_GPSR2_D
  364. write32 PFC_PMMR_A, PFC_PMMR_GPSR3
  365. write32 PFC_GPSR3_A, PFC_GPSR3_D
  366. write32 PFC_PMMR_A, PFC_PMMR_GPSR4
  367. write32 PFC_GPSR4_A, PFC_GPSR4_D
  368. write32 PFC_PMMR_A, PFC_PMMR_GPSR5
  369. write32 PFC_GPSR5_A, PFC_GPSR5_D
  370. /* sleep 186A0 */
  371. write32 GPIO2_INOUTSEL1_A, GPIO2_INOUTSEL1_D
  372. write32 GPIO1_OUTDT1_A, GPIO1_OUTDT1_D
  373. write32 GPIO2_INOUTSEL2_A, GPIO2_INOUTSEL2_D
  374. write32 GPIO2_OUTDT2_A, GPIO2_OUTDT2_D
  375. write32 GPIO4_INOUTSEL4_A, GPIO4_INOUTSEL4_D
  376. write32 GPIO4_OUTDT4_A, GPIO4_OUTDT4_D
  377. write32 CCR_A, CCR_D
  378. stc sr, r0
  379. mov.l SR_MASK_D, r1
  380. and r1, r0
  381. ldc r0, sr
  382. rts
  383. nop
  384. .align 2
  385. PFC_PMMR_A: .long 0xFFFC0000
  386. /* MODESEL
  387. * 28: Select IEBUS Group B
  388. */
  389. PFC_MODESEL1_A: .long 0xFFFC004C
  390. PFC_MODESEL1_D: .long 0x10000000
  391. PFC_PMMR_MODESEL1: .long 0xEFFFFFFF
  392. /* MODESEL
  393. * 9: Select SCIF3 Group B
  394. * 7: Select SCIF2 Group B
  395. * 4: Select SCIF1 Group B
  396. */
  397. PFC_MODESEL2_A: .long 0xFFFC0050
  398. PFC_MODESEL2_D: .long 0x00000290
  399. PFC_PMMR_MODESEL2: .long 0xFFFFFD6F
  400. # Enable functios
  401. # SD1_DAT2_A SD1_DAT1_A, SD1_DAT0_A,
  402. # EXWAIT0, RDW/RW, SD1_CMD_A, SD1_WP_A,
  403. # SD1_CD_A, TX3_B, RX3_B, CS1, D15
  404. PFC_IPSR3_A: .long 0xFFFC0028
  405. PFC_IPSR3_D: .long 0x09209248
  406. PFC_PMMR_IPSR3: .long 0xF6DF6DB7
  407. # Enable functios
  408. # RMII0_MDIO_A , RMII0_MDC_A,
  409. # RMII0_CRS_DV_A, RMII0_RX_ER_A,
  410. # RMII0_TXD_EN_A, MII0_RXD1_A
  411. PFC_IPSR4_A: .long 0xFFFC002C
  412. PFC_IPSR4_D: .long 0x0001B6DB
  413. PFC_PMMR_IPSR4: .long 0xFFFE4924
  414. # Enable functios
  415. # DACK1, DREQ1, SD1_DAT3_A, SD1_CLK_A, IERX_B,
  416. # IETX_B, TX0_A, RMII0_TXD0_A,
  417. # RMII0_TXD1_A, RMII0_TXD0_A, SDSEL, SDA0, SDA1, SCL1
  418. PFC_IPSR11_A: .long 0xFFFC0048
  419. PFC_IPSR11_D: .long 0x002C89B0
  420. PFC_PMMR_IPSR11:.long 0xFFD3764F
  421. PFC_GPSR0_A: .long 0xFFFC0004
  422. PFC_GPSR0_D: .long 0xFFFFFFFF
  423. PFC_PMMR_GPSR0: .long 0x00000000
  424. PFC_GPSR1_A: .long 0xFFFC0008
  425. PFC_GPSR1_D: .long 0x7FBF7FFF
  426. PFC_PMMR_GPSR1: .long 0x80408000
  427. PFC_GPSR2_A: .long 0xFFFC000C
  428. PFC_GPSR2_D: .long 0xBFC07EDF
  429. PFC_PMMR_GPSR2: .long 0x403F8120
  430. PFC_GPSR3_A: .long 0xFFFC0010
  431. PFC_GPSR3_D: .long 0xFFFFFFFF
  432. PFC_PMMR_GPSR3: .long 0x00000000
  433. PFC_GPSR4_A: .long 0xFFFC0014
  434. #if 0 /* orig */
  435. PFC_GPSR4_D: .long 0xFFFFFFFF
  436. PFC_PMMR_GPSR4: .long 0x00000000
  437. #else
  438. PFC_GPSR4_D: .long 0xFBFFFFFF
  439. PFC_PMMR_GPSR4: .long 0x04000000
  440. #endif
  441. PFC_GPSR5_A: .long 0xFFFC0018
  442. PFC_GPSR5_D: .long 0x00000C01
  443. PFC_PMMR_GPSR5: .long 0xFFFFF3FE
  444. I2C_ICCR2_A: .long 0xFFC70001
  445. I2C_ICCR2_D: .long 0x00
  446. I2C_ICCR2_D1: .long 0x20
  447. GPIO2_INOUTSEL1_A: .long 0xFFC41004
  448. GPIO2_INOUTSEL1_D: .long 0x80408000
  449. GPIO1_OUTDT1_A: .long 0xFFC41008 /* bit15: LED4, bit22: LED5 */
  450. GPIO1_OUTDT1_D: .long 0x80408000
  451. GPIO2_INOUTSEL2_A: .long 0xFFC42004
  452. GPIO2_INOUTSEL2_D: .long 0x40000120
  453. GPIO2_OUTDT2_A: .long 0xFFC42008
  454. GPIO2_OUTDT2_D: .long 0x40000120
  455. GPIO4_INOUTSEL4_A: .long 0xFFC44004
  456. GPIO4_INOUTSEL4_D: .long 0x04000000
  457. GPIO4_OUTDT4_A: .long 0xFFC44008
  458. GPIO4_OUTDT4_D: .long 0x04000000
  459. CCR_A: .long 0xFF00001C
  460. CCR_D: .long 0x0000090B
  461. SR_MASK_D: .long 0xEFFFFF0F