lowlevel_init.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2011 Renesas Solutions Corp.
  4. */
  5. #include <config.h>
  6. #include <asm/processor.h>
  7. #include <asm/macro.h>
  8. .macro or32, addr, data
  9. mov.l \addr, r1
  10. mov.l \data, r0
  11. mov.l @r1, r2
  12. or r2, r0
  13. mov.l r0, @r1
  14. .endm
  15. .macro wait_DBCMD
  16. mov.l DBWAIT_A, r0
  17. mov.l @r0, r1
  18. .endm
  19. .global lowlevel_init
  20. .section .spiboot1.text
  21. .align 2
  22. lowlevel_init:
  23. /*------- GPIO -------*/
  24. write8 PGDR_A, PGDR_D /* eMMC power off */
  25. write16 PACR_A, PACR_D
  26. write16 PBCR_A, PBCR_D
  27. write16 PCCR_A, PCCR_D
  28. write16 PDCR_A, PDCR_D
  29. write16 PECR_A, PECR_D
  30. write16 PFCR_A, PFCR_D
  31. write16 PGCR_A, PGCR_D
  32. write16 PHCR_A, PHCR_D
  33. write16 PICR_A, PICR_D
  34. write16 PJCR_A, PJCR_D
  35. write16 PKCR_A, PKCR_D
  36. write16 PLCR_A, PLCR_D
  37. write16 PMCR_A, PMCR_D
  38. write16 PNCR_A, PNCR_D
  39. write16 POCR_A, POCR_D
  40. write16 PQCR_A, PQCR_D
  41. write16 PRCR_A, PRCR_D
  42. write16 PSCR_A, PSCR_D
  43. write16 PTCR_A, PTCR_D
  44. write16 PUCR_A, PUCR_D
  45. write16 PVCR_A, PVCR_D
  46. write16 PWCR_A, PWCR_D
  47. write16 PXCR_A, PXCR_D
  48. write16 PYCR_A, PYCR_D
  49. write16 PZCR_A, PZCR_D
  50. write16 PSEL0_A, PSEL0_D
  51. write16 PSEL1_A, PSEL1_D
  52. write16 PSEL2_A, PSEL2_D
  53. write16 PSEL3_A, PSEL3_D
  54. write16 PSEL4_A, PSEL4_D
  55. write16 PSEL5_A, PSEL5_D
  56. write16 PSEL6_A, PSEL6_D
  57. write16 PSEL7_A, PSEL7_D
  58. write16 PSEL8_A, PSEL8_D
  59. bra exit_gpio
  60. nop
  61. .align 4
  62. /*------- GPIO -------*/
  63. PGDR_A: .long 0xffec0040
  64. PACR_A: .long 0xffec0000
  65. PBCR_A: .long 0xffec0002
  66. PCCR_A: .long 0xffec0004
  67. PDCR_A: .long 0xffec0006
  68. PECR_A: .long 0xffec0008
  69. PFCR_A: .long 0xffec000a
  70. PGCR_A: .long 0xffec000c
  71. PHCR_A: .long 0xffec000e
  72. PICR_A: .long 0xffec0010
  73. PJCR_A: .long 0xffec0012
  74. PKCR_A: .long 0xffec0014
  75. PLCR_A: .long 0xffec0016
  76. PMCR_A: .long 0xffec0018
  77. PNCR_A: .long 0xffec001a
  78. POCR_A: .long 0xffec001c
  79. PQCR_A: .long 0xffec0020
  80. PRCR_A: .long 0xffec0022
  81. PSCR_A: .long 0xffec0024
  82. PTCR_A: .long 0xffec0026
  83. PUCR_A: .long 0xffec0028
  84. PVCR_A: .long 0xffec002a
  85. PWCR_A: .long 0xffec002c
  86. PXCR_A: .long 0xffec002e
  87. PYCR_A: .long 0xffec0030
  88. PZCR_A: .long 0xffec0032
  89. PSEL0_A: .long 0xffec0070
  90. PSEL1_A: .long 0xffec0072
  91. PSEL2_A: .long 0xffec0074
  92. PSEL3_A: .long 0xffec0076
  93. PSEL4_A: .long 0xffec0078
  94. PSEL5_A: .long 0xffec007a
  95. PSEL6_A: .long 0xffec007c
  96. PSEL7_A: .long 0xffec0082
  97. PSEL8_A: .long 0xffec0084
  98. PGDR_D: .long 0x80
  99. PACR_D: .long 0x0000
  100. PBCR_D: .long 0x0001
  101. PCCR_D: .long 0x0000
  102. PDCR_D: .long 0x0000
  103. PECR_D: .long 0x0000
  104. PFCR_D: .long 0x0000
  105. PGCR_D: .long 0x0000
  106. PHCR_D: .long 0x0000
  107. PICR_D: .long 0x0000
  108. PJCR_D: .long 0x0000
  109. PKCR_D: .long 0x0003
  110. PLCR_D: .long 0x0000
  111. PMCR_D: .long 0x0000
  112. PNCR_D: .long 0x0000
  113. POCR_D: .long 0x0000
  114. PQCR_D: .long 0xc000
  115. PRCR_D: .long 0x0000
  116. PSCR_D: .long 0x0000
  117. PTCR_D: .long 0x0000
  118. #if defined(CONFIG_SH7757_OFFSET_SPI)
  119. PUCR_D: .long 0x0055
  120. #else
  121. PUCR_D: .long 0x0000
  122. #endif
  123. PVCR_D: .long 0x0000
  124. PWCR_D: .long 0x0000
  125. PXCR_D: .long 0x0000
  126. PYCR_D: .long 0x0000
  127. PZCR_D: .long 0x0000
  128. PSEL0_D: .long 0xfe00
  129. PSEL1_D: .long 0x0000
  130. PSEL2_D: .long 0x3000
  131. PSEL3_D: .long 0xff00
  132. PSEL4_D: .long 0x771f
  133. PSEL5_D: .long 0x0ffc
  134. PSEL6_D: .long 0x00ff
  135. PSEL7_D: .long 0xfc00
  136. PSEL8_D: .long 0x0000
  137. .align 2
  138. exit_gpio:
  139. mov #0, r14
  140. mova 2f, r0
  141. mov.l PC_MASK, r1
  142. tst r0, r1
  143. bf 2f
  144. bra exit_pmb
  145. nop
  146. .align 2
  147. /* If CPU runs on SDRAM, PC is 0x8???????. */
  148. PC_MASK: .long 0x20000000
  149. 2:
  150. mov #1, r14
  151. mov.l EXPEVT_A, r0
  152. mov.l @r0, r0
  153. mov.l EXPEVT_POWER_ON_RESET, r1
  154. cmp/eq r0, r1
  155. bt 1f
  156. /*
  157. * If EXPEVT value is manual reset or tlb multipul-hit,
  158. * initialization of DDR3IF is not necessary.
  159. */
  160. bra exit_ddr
  161. nop
  162. 1:
  163. /* For Core Reset */
  164. mov.l DBACEN_A, r0
  165. mov.l @r0, r0
  166. cmp/eq #0, r0
  167. bt 3f
  168. /*
  169. * If DBACEN == 1(DBSC was already enabled), we have to avoid the
  170. * initialization of DDR3-SDRAM.
  171. */
  172. bra exit_ddr
  173. nop
  174. 3:
  175. /*------- DDR3IF -------*/
  176. /* oscillation stabilization time */
  177. wait_timer WAIT_OSC_TIME
  178. /* step 3 */
  179. write32 DBCMD_A, DBCMD_RSTL_VAL
  180. wait_timer WAIT_30US
  181. /* step 4 */
  182. write32 DBCMD_A, DBCMD_PDEN_VAL
  183. /* step 5 */
  184. write32 DBKIND_A, DBKIND_D
  185. /* step 6 */
  186. write32 DBCONF_A, DBCONF_D
  187. write32 DBTR0_A, DBTR0_D
  188. write32 DBTR1_A, DBTR1_D
  189. write32 DBTR2_A, DBTR2_D
  190. write32 DBTR3_A, DBTR3_D
  191. write32 DBTR4_A, DBTR4_D
  192. write32 DBTR5_A, DBTR5_D
  193. write32 DBTR6_A, DBTR6_D
  194. write32 DBTR7_A, DBTR7_D
  195. write32 DBTR8_A, DBTR8_D
  196. write32 DBTR9_A, DBTR9_D
  197. write32 DBTR10_A, DBTR10_D
  198. write32 DBTR11_A, DBTR11_D
  199. write32 DBTR12_A, DBTR12_D
  200. write32 DBTR13_A, DBTR13_D
  201. write32 DBTR14_A, DBTR14_D
  202. write32 DBTR15_A, DBTR15_D
  203. write32 DBTR16_A, DBTR16_D
  204. write32 DBTR17_A, DBTR17_D
  205. write32 DBTR18_A, DBTR18_D
  206. write32 DBTR19_A, DBTR19_D
  207. write32 DBRNK0_A, DBRNK0_D
  208. /* step 7 */
  209. write32 DBPDCNT3_A, DBPDCNT3_D
  210. /* step 8 */
  211. write32 DBPDCNT1_A, DBPDCNT1_D
  212. write32 DBPDCNT2_A, DBPDCNT2_D
  213. write32 DBPDLCK_A, DBPDLCK_D
  214. write32 DBPDRGA_A, DBPDRGA_D
  215. write32 DBPDRGD_A, DBPDRGD_D
  216. /* step 9 */
  217. wait_timer WAIT_30US
  218. /* step 10 */
  219. write32 DBPDCNT0_A, DBPDCNT0_D
  220. /* step 11 */
  221. wait_timer WAIT_30US
  222. wait_timer WAIT_30US
  223. /* step 12 */
  224. write32 DBCMD_A, DBCMD_WAIT_VAL
  225. wait_DBCMD
  226. /* step 13 */
  227. write32 DBCMD_A, DBCMD_RSTH_VAL
  228. wait_DBCMD
  229. /* step 14 */
  230. write32 DBCMD_A, DBCMD_WAIT_VAL
  231. write32 DBCMD_A, DBCMD_WAIT_VAL
  232. write32 DBCMD_A, DBCMD_WAIT_VAL
  233. write32 DBCMD_A, DBCMD_WAIT_VAL
  234. /* step 15 */
  235. write32 DBCMD_A, DBCMD_PDXT_VAL
  236. /* step 16 */
  237. write32 DBCMD_A, DBCMD_MRS2_VAL
  238. /* step 17 */
  239. write32 DBCMD_A, DBCMD_MRS3_VAL
  240. /* step 18 */
  241. write32 DBCMD_A, DBCMD_MRS1_VAL
  242. /* step 19 */
  243. write32 DBCMD_A, DBCMD_MRS0_VAL
  244. /* step 20 */
  245. write32 DBCMD_A, DBCMD_ZQCL_VAL
  246. write32 DBCMD_A, DBCMD_REF_VAL
  247. write32 DBCMD_A, DBCMD_REF_VAL
  248. wait_DBCMD
  249. /* step 21 */
  250. write32 DBADJ0_A, DBADJ0_D
  251. write32 DBADJ1_A, DBADJ1_D
  252. write32 DBADJ2_A, DBADJ2_D
  253. /* step 22 */
  254. write32 DBRFCNF0_A, DBRFCNF0_D
  255. write32 DBRFCNF1_A, DBRFCNF1_D
  256. write32 DBRFCNF2_A, DBRFCNF2_D
  257. /* step 23 */
  258. write32 DBCALCNF_A, DBCALCNF_D
  259. /* step 24 */
  260. write32 DBRFEN_A, DBRFEN_D
  261. write32 DBCMD_A, DBCMD_SRXT_VAL
  262. /* step 25 */
  263. write32 DBACEN_A, DBACEN_D
  264. /* step 26 */
  265. wait_DBCMD
  266. #if defined(CONFIG_SH7757LCR_DDR_ECC)
  267. /* enable DDR-ECC */
  268. write32 ECD_ECDEN_A, ECD_ECDEN_D
  269. write32 ECD_INTSR_A, ECD_INTSR_D
  270. write32 ECD_SPACER_A, ECD_SPACER_D
  271. write32 ECD_MCR_A, ECD_MCR_D
  272. #endif
  273. bra exit_ddr
  274. nop
  275. .align 4
  276. EXPEVT_A: .long 0xff000024
  277. EXPEVT_POWER_ON_RESET: .long 0x00000000
  278. /*------- DDR3IF -------*/
  279. DBCMD_A: .long 0xfe800018
  280. DBKIND_A: .long 0xfe800020
  281. DBCONF_A: .long 0xfe800024
  282. DBTR0_A: .long 0xfe800040
  283. DBTR1_A: .long 0xfe800044
  284. DBTR2_A: .long 0xfe800048
  285. DBTR3_A: .long 0xfe800050
  286. DBTR4_A: .long 0xfe800054
  287. DBTR5_A: .long 0xfe800058
  288. DBTR6_A: .long 0xfe80005c
  289. DBTR7_A: .long 0xfe800060
  290. DBTR8_A: .long 0xfe800064
  291. DBTR9_A: .long 0xfe800068
  292. DBTR10_A: .long 0xfe80006c
  293. DBTR11_A: .long 0xfe800070
  294. DBTR12_A: .long 0xfe800074
  295. DBTR13_A: .long 0xfe800078
  296. DBTR14_A: .long 0xfe80007c
  297. DBTR15_A: .long 0xfe800080
  298. DBTR16_A: .long 0xfe800084
  299. DBTR17_A: .long 0xfe800088
  300. DBTR18_A: .long 0xfe80008c
  301. DBTR19_A: .long 0xfe800090
  302. DBRNK0_A: .long 0xfe800100
  303. DBPDCNT0_A: .long 0xfe800200
  304. DBPDCNT1_A: .long 0xfe800204
  305. DBPDCNT2_A: .long 0xfe800208
  306. DBPDCNT3_A: .long 0xfe80020c
  307. DBPDLCK_A: .long 0xfe800280
  308. DBPDRGA_A: .long 0xfe800290
  309. DBPDRGD_A: .long 0xfe8002a0
  310. DBADJ0_A: .long 0xfe8000c0
  311. DBADJ1_A: .long 0xfe8000c4
  312. DBADJ2_A: .long 0xfe8000c8
  313. DBRFCNF0_A: .long 0xfe8000e0
  314. DBRFCNF1_A: .long 0xfe8000e4
  315. DBRFCNF2_A: .long 0xfe8000e8
  316. DBCALCNF_A: .long 0xfe8000f4
  317. DBRFEN_A: .long 0xfe800014
  318. DBACEN_A: .long 0xfe800010
  319. DBWAIT_A: .long 0xfe80001c
  320. WAIT_OSC_TIME: .long 6000
  321. WAIT_30US: .long 13333
  322. DBCMD_RSTL_VAL: .long 0x20000000
  323. DBCMD_PDEN_VAL: .long 0x1000d73c
  324. DBCMD_WAIT_VAL: .long 0x0000d73c
  325. DBCMD_RSTH_VAL: .long 0x2100d73c
  326. DBCMD_PDXT_VAL: .long 0x110000c8
  327. DBCMD_MRS0_VAL: .long 0x28000930
  328. DBCMD_MRS1_VAL: .long 0x29000004
  329. DBCMD_MRS2_VAL: .long 0x2a000008
  330. DBCMD_MRS3_VAL: .long 0x2b000000
  331. DBCMD_ZQCL_VAL: .long 0x03000200
  332. DBCMD_REF_VAL: .long 0x0c000000
  333. DBCMD_SRXT_VAL: .long 0x19000000
  334. DBKIND_D: .long 0x00000007
  335. DBCONF_D: .long 0x0f030a01
  336. DBTR0_D: .long 0x00000007
  337. DBTR1_D: .long 0x00000006
  338. DBTR2_D: .long 0x00000000
  339. DBTR3_D: .long 0x00000007
  340. DBTR4_D: .long 0x00070007
  341. DBTR5_D: .long 0x0000001b
  342. DBTR6_D: .long 0x00000014
  343. DBTR7_D: .long 0x00000005
  344. DBTR8_D: .long 0x00000015
  345. DBTR9_D: .long 0x00000006
  346. DBTR10_D: .long 0x00000008
  347. DBTR11_D: .long 0x00000007
  348. DBTR12_D: .long 0x0000000e
  349. DBTR13_D: .long 0x00000056
  350. DBTR14_D: .long 0x00000006
  351. DBTR15_D: .long 0x00000004
  352. DBTR16_D: .long 0x00150002
  353. DBTR17_D: .long 0x000c0017
  354. DBTR18_D: .long 0x00000200
  355. DBTR19_D: .long 0x00000040
  356. DBRNK0_D: .long 0x00000001
  357. DBPDCNT0_D: .long 0x00000001
  358. DBPDCNT1_D: .long 0x00000001
  359. DBPDCNT2_D: .long 0x00000000
  360. DBPDCNT3_D: .long 0x00004010
  361. DBPDLCK_D: .long 0x0000a55a
  362. DBPDRGA_D: .long 0x00000028
  363. DBPDRGD_D: .long 0x00017100
  364. DBADJ0_D: .long 0x00000000
  365. DBADJ1_D: .long 0x00000000
  366. DBADJ2_D: .long 0x18061806
  367. DBRFCNF0_D: .long 0x000001ff
  368. DBRFCNF1_D: .long 0x08001000
  369. DBRFCNF2_D: .long 0x00000000
  370. DBCALCNF_D: .long 0x0000ffff
  371. DBRFEN_D: .long 0x00000001
  372. DBACEN_D: .long 0x00000001
  373. /*------- DDR-ECC -------*/
  374. ECD_ECDEN_A: .long 0xffc1012c
  375. ECD_ECDEN_D: .long 0x00000001
  376. ECD_INTSR_A: .long 0xfe900024
  377. ECD_INTSR_D: .long 0xffffffff
  378. ECD_SPACER_A: .long 0xfe900018
  379. ECD_SPACER_D: .long SH7757LCR_SDRAM_ECC_SETTING
  380. ECD_MCR_A: .long 0xfe900010
  381. ECD_MCR_D: .long 0x00000001
  382. .align 2
  383. exit_ddr:
  384. #if defined(CONFIG_SH_32BIT)
  385. /*------- set PMB -------*/
  386. write32 PASCR_A, PASCR_29BIT_D
  387. write32 MMUCR_A, MMUCR_D
  388. /*****************************************************************
  389. * ent virt phys v sz c wt
  390. * 0 0xa0000000 0x00000000 1 128M 0 1
  391. * 1 0xa8000000 0x48000000 1 128M 0 1
  392. * 5 0x88000000 0x48000000 1 128M 1 1
  393. */
  394. write32 PMB_ADDR_SPIBOOT_A, PMB_ADDR_SPIBOOT_D
  395. write32 PMB_DATA_SPIBOOT_A, PMB_DATA_SPIBOOT_D
  396. write32 PMB_ADDR_DDR_C1_A, PMB_ADDR_DDR_C1_D
  397. write32 PMB_DATA_DDR_C1_A, PMB_DATA_DDR_C1_D
  398. write32 PMB_ADDR_DDR_N1_A, PMB_ADDR_DDR_N1_D
  399. write32 PMB_DATA_DDR_N1_A, PMB_DATA_DDR_N1_D
  400. write32 PMB_ADDR_ENTRY2, PMB_ADDR_NOT_USE_D
  401. write32 PMB_ADDR_ENTRY3, PMB_ADDR_NOT_USE_D
  402. write32 PMB_ADDR_ENTRY4, PMB_ADDR_NOT_USE_D
  403. write32 PMB_ADDR_ENTRY6, PMB_ADDR_NOT_USE_D
  404. write32 PMB_ADDR_ENTRY7, PMB_ADDR_NOT_USE_D
  405. write32 PMB_ADDR_ENTRY8, PMB_ADDR_NOT_USE_D
  406. write32 PMB_ADDR_ENTRY9, PMB_ADDR_NOT_USE_D
  407. write32 PMB_ADDR_ENTRY10, PMB_ADDR_NOT_USE_D
  408. write32 PMB_ADDR_ENTRY11, PMB_ADDR_NOT_USE_D
  409. write32 PMB_ADDR_ENTRY12, PMB_ADDR_NOT_USE_D
  410. write32 PMB_ADDR_ENTRY13, PMB_ADDR_NOT_USE_D
  411. write32 PMB_ADDR_ENTRY14, PMB_ADDR_NOT_USE_D
  412. write32 PMB_ADDR_ENTRY15, PMB_ADDR_NOT_USE_D
  413. write32 PASCR_A, PASCR_INIT
  414. mov.l DUMMY_ADDR, r0
  415. icbi @r0
  416. #endif /* if defined(CONFIG_SH_32BIT) */
  417. exit_pmb:
  418. /* CPU is running on ILRAM? */
  419. mov r14, r0
  420. tst #1, r0
  421. bt 1f
  422. mov.l _bss_start, r15
  423. mov.l _spiboot_main, r0
  424. 100: bsrf r0
  425. nop
  426. .align 2
  427. _spiboot_main: .long (spiboot_main - (100b + 4))
  428. _bss_start: .long bss_start
  429. 1:
  430. write32 CCR_A, CCR_D
  431. rts
  432. nop
  433. .align 4
  434. #if defined(CONFIG_SH_32BIT)
  435. /*------- set PMB -------*/
  436. PMB_ADDR_SPIBOOT_A: .long PMB_ADDR_BASE(0)
  437. PMB_ADDR_DDR_N1_A: .long PMB_ADDR_BASE(1)
  438. PMB_ADDR_DDR_C1_A: .long PMB_ADDR_BASE(5)
  439. PMB_ADDR_ENTRY2: .long PMB_ADDR_BASE(2)
  440. PMB_ADDR_ENTRY3: .long PMB_ADDR_BASE(3)
  441. PMB_ADDR_ENTRY4: .long PMB_ADDR_BASE(4)
  442. PMB_ADDR_ENTRY6: .long PMB_ADDR_BASE(6)
  443. PMB_ADDR_ENTRY7: .long PMB_ADDR_BASE(7)
  444. PMB_ADDR_ENTRY8: .long PMB_ADDR_BASE(8)
  445. PMB_ADDR_ENTRY9: .long PMB_ADDR_BASE(9)
  446. PMB_ADDR_ENTRY10: .long PMB_ADDR_BASE(10)
  447. PMB_ADDR_ENTRY11: .long PMB_ADDR_BASE(11)
  448. PMB_ADDR_ENTRY12: .long PMB_ADDR_BASE(12)
  449. PMB_ADDR_ENTRY13: .long PMB_ADDR_BASE(13)
  450. PMB_ADDR_ENTRY14: .long PMB_ADDR_BASE(14)
  451. PMB_ADDR_ENTRY15: .long PMB_ADDR_BASE(15)
  452. PMB_ADDR_SPIBOOT_D: .long mk_pmb_addr_val(0xa0)
  453. PMB_ADDR_DDR_C1_D: .long mk_pmb_addr_val(0x88)
  454. PMB_ADDR_DDR_N1_D: .long mk_pmb_addr_val(0xa8)
  455. PMB_ADDR_NOT_USE_D: .long 0x00000000
  456. PMB_DATA_SPIBOOT_A: .long PMB_DATA_BASE(0)
  457. PMB_DATA_DDR_N1_A: .long PMB_DATA_BASE(1)
  458. PMB_DATA_DDR_C1_A: .long PMB_DATA_BASE(5)
  459. /* ppn ub v s1 s0 c wt */
  460. PMB_DATA_SPIBOOT_D: .long mk_pmb_data_val(0x00, 0, 1, 1, 0, 0, 1)
  461. PMB_DATA_DDR_C1_D: .long mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
  462. PMB_DATA_DDR_N1_D: .long mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
  463. PASCR_A: .long 0xff000070
  464. DUMMY_ADDR: .long 0xa0000000
  465. PASCR_29BIT_D: .long 0x00000000
  466. PASCR_INIT: .long 0x80000080
  467. MMUCR_A: .long 0xff000010
  468. MMUCR_D: .long 0x00000004 /* clear ITLB */
  469. #endif /* CONFIG_SH_32BIT */
  470. CCR_A: .long CCR
  471. CCR_D: .long CCR_CACHE_INIT