lowlevel_init.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
  4. */
  5. #include <config.h>
  6. #include <asm/processor.h>
  7. #include <asm/macro.h>
  8. #include <asm/processor.h>
  9. .global lowlevel_init
  10. .text
  11. .align 2
  12. lowlevel_init:
  13. wait_timer WAIT_200US
  14. wait_timer WAIT_200US
  15. /*------- LBSC -------*/
  16. write32 MMSELR_A, MMSELR_D
  17. /*------- DBSC2 -------*/
  18. write32 DBSC2_DBCONF_A, DBSC2_DBCONF_D
  19. write32 DBSC2_DBTR0_A, DBSC2_DBTR0_D
  20. write32 DBSC2_DBTR1_A, DBSC2_DBTR1_D
  21. write32 DBSC2_DBTR2_A, DBSC2_DBTR2_D
  22. write32 DBSC2_DBFREQ_A, DBSC2_DBFREQ_D1
  23. write32 DBSC2_DBFREQ_A, DBSC2_DBFREQ_D2
  24. wait_timer WAIT_200US
  25. write32 DBSC2_DBDICODTOCD_A, DBSC2_DBDICODTOCD_D
  26. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_CKE_H
  27. wait_timer WAIT_200US
  28. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_PALL
  29. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS2
  30. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS3
  31. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_1
  32. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_MRS_1
  33. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_PALL
  34. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_REF
  35. write32 DBSC2_DBCMDCNT_A, DBSC2_DBCMDCNT_D_REF
  36. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_MRS_2
  37. wait_timer WAIT_200US
  38. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_2
  39. write32 DBSC2_DBMRCNT_A, DBSC2_DBMRCNT_D_EMRS1_1
  40. write32 DBSC2_DBEN_A, DBSC2_DBEN_D
  41. write32 DBSC2_DBRFCNT1_A, DBSC2_DBRFCNT1_D
  42. write32 DBSC2_DBRFCNT2_A, DBSC2_DBRFCNT2_D
  43. write32 DBSC2_DBRFCNT0_A, DBSC2_DBRFCNT0_D
  44. wait_timer WAIT_200US
  45. /*------- GPIO -------*/
  46. write16 PACR_A, PXCR_D
  47. write16 PBCR_A, PXCR_D
  48. write16 PCCR_A, PXCR_D
  49. write16 PDCR_A, PXCR_D
  50. write16 PECR_A, PXCR_D
  51. write16 PFCR_A, PXCR_D
  52. write16 PGCR_A, PXCR_D
  53. write16 PHCR_A, PHCR_D
  54. write16 PJCR_A, PJCR_D
  55. write16 PKCR_A, PKCR_D
  56. write16 PLCR_A, PXCR_D
  57. write16 PMCR_A, PMCR_D
  58. write16 PNCR_A, PNCR_D
  59. write16 PPCR_A, PXCR_D
  60. write16 PQCR_A, PXCR_D
  61. write16 PRCR_A, PXCR_D
  62. write8 PEPUPR_A, PEPUPR_D
  63. write8 PHPUPR_A, PHPUPR_D
  64. write8 PJPUPR_A, PJPUPR_D
  65. write8 PKPUPR_A, PKPUPR_D
  66. write8 PLPUPR_A, PLPUPR_D
  67. write8 PMPUPR_A, PMPUPR_D
  68. write8 PNPUPR_A, PNPUPR_D
  69. write16 PPUPR1_A, PPUPR1_D
  70. write16 PPUPR2_A, PPUPR2_D
  71. write16 P1MSELR_A, P1MSELR_D
  72. write16 P2MSELR_A, P2MSELR_D
  73. /*------- LBSC -------*/
  74. write32 BCR_A, BCR_D
  75. write32 CS0BCR_A, CS0BCR_D
  76. write32 CS0WCR_A, CS0WCR_D
  77. write32 CS1BCR_A, CS1BCR_D
  78. write32 CS1WCR_A, CS1WCR_D
  79. write32 CS4BCR_A, CS4BCR_D
  80. write32 CS4WCR_A, CS4WCR_D
  81. mov.l PASCR_A, r0
  82. mov.l @r0, r2
  83. mov.l PASCR_32BIT_MODE, r1
  84. tst r1, r2
  85. bt lbsc_29bit
  86. write32 CS2BCR_A, CS_USB_BCR_D
  87. write32 CS2WCR_A, CS_USB_WCR_D
  88. write32 CS3BCR_A, CS_SD_BCR_D
  89. write32 CS3WCR_A, CS_SD_WCR_D
  90. write32 CS5BCR_A, CS_I2C_BCR_D
  91. write32 CS5WCR_A, CS_I2C_WCR_D
  92. write32 CS6BCR_A, CS0BCR_D
  93. write32 CS6WCR_A, CS0WCR_D
  94. bra lbsc_end
  95. nop
  96. lbsc_29bit:
  97. write32 CS5BCR_A, CS_USB_BCR_D
  98. write32 CS5WCR_A, CS_USB_WCR_D
  99. write32 CS6BCR_A, CS_SD_BCR_D
  100. write32 CS6WCR_A, CS_SD_WCR_D
  101. lbsc_end:
  102. #if defined(CONFIG_SH_32BIT)
  103. /*------- set PMB -------*/
  104. write32 PASCR_A, PASCR_29BIT_D
  105. write32 MMUCR_A, MMUCR_D
  106. /*****************************************************************
  107. * ent virt phys v sz c wt
  108. * 0 0xa0000000 0x00000000 1 64M 0 0
  109. * 1 0xa4000000 0x04000000 1 16M 0 0
  110. * 2 0xa6000000 0x08000000 1 16M 0 0
  111. * 9 0x88000000 0x48000000 1 128M 1 1
  112. * 10 0x90000000 0x50000000 1 128M 1 1
  113. * 11 0x98000000 0x58000000 1 128M 1 1
  114. * 13 0xa8000000 0x48000000 1 128M 0 0
  115. * 14 0xb0000000 0x50000000 1 128M 0 0
  116. * 15 0xb8000000 0x58000000 1 128M 0 0
  117. */
  118. write32 PMB_ADDR_FLASH_A, PMB_ADDR_FLASH_D
  119. write32 PMB_DATA_FLASH_A, PMB_DATA_FLASH_D
  120. write32 PMB_ADDR_CPLD_A, PMB_ADDR_CPLD_D
  121. write32 PMB_DATA_CPLD_A, PMB_DATA_CPLD_D
  122. write32 PMB_ADDR_USB_A, PMB_ADDR_USB_D
  123. write32 PMB_DATA_USB_A, PMB_DATA_USB_D
  124. write32 PMB_ADDR_DDR_C1_A, PMB_ADDR_DDR_C1_D
  125. write32 PMB_DATA_DDR_C1_A, PMB_DATA_DDR_C1_D
  126. write32 PMB_ADDR_DDR_C2_A, PMB_ADDR_DDR_C2_D
  127. write32 PMB_DATA_DDR_C2_A, PMB_DATA_DDR_C2_D
  128. write32 PMB_ADDR_DDR_C3_A, PMB_ADDR_DDR_C3_D
  129. write32 PMB_DATA_DDR_C3_A, PMB_DATA_DDR_C3_D
  130. write32 PMB_ADDR_DDR_N1_A, PMB_ADDR_DDR_N1_D
  131. write32 PMB_DATA_DDR_N1_A, PMB_DATA_DDR_N1_D
  132. write32 PMB_ADDR_DDR_N2_A, PMB_ADDR_DDR_N2_D
  133. write32 PMB_DATA_DDR_N2_A, PMB_DATA_DDR_N2_D
  134. write32 PMB_ADDR_DDR_N3_A, PMB_ADDR_DDR_N3_D
  135. write32 PMB_DATA_DDR_N3_A, PMB_DATA_DDR_N3_D
  136. write32 PASCR_A, PASCR_INIT
  137. mov.l DUMMY_ADDR, r0
  138. icbi @r0
  139. #endif
  140. write32 CCR_A, CCR_D
  141. rts
  142. nop
  143. .align 4
  144. /*------- GPIO -------*/
  145. /* P{A,B C,D,E,F,G,L,P,Q,R}CR_D */
  146. PXCR_D: .word 0x0000
  147. PHCR_D: .word 0x00c0
  148. PJCR_D: .word 0xc3fc
  149. PKCR_D: .word 0x03ff
  150. PMCR_D: .word 0xffff
  151. PNCR_D: .word 0xf0c3
  152. PEPUPR_D: .long 0xff
  153. PHPUPR_D: .long 0x00
  154. PJPUPR_D: .long 0x00
  155. PKPUPR_D: .long 0x00
  156. PLPUPR_D: .long 0x00
  157. PMPUPR_D: .long 0xfc
  158. PNPUPR_D: .long 0x00
  159. PPUPR1_D: .word 0xffbf
  160. PPUPR2_D: .word 0xff00
  161. P1MSELR_D: .word 0x3780
  162. P2MSELR_D: .word 0x0000
  163. #define GPIO_BASE 0xffe70000
  164. PACR_A: .long GPIO_BASE + 0x00
  165. PBCR_A: .long GPIO_BASE + 0x02
  166. PCCR_A: .long GPIO_BASE + 0x04
  167. PDCR_A: .long GPIO_BASE + 0x06
  168. PECR_A: .long GPIO_BASE + 0x08
  169. PFCR_A: .long GPIO_BASE + 0x0a
  170. PGCR_A: .long GPIO_BASE + 0x0c
  171. PHCR_A: .long GPIO_BASE + 0x0e
  172. PJCR_A: .long GPIO_BASE + 0x10
  173. PKCR_A: .long GPIO_BASE + 0x12
  174. PLCR_A: .long GPIO_BASE + 0x14
  175. PMCR_A: .long GPIO_BASE + 0x16
  176. PNCR_A: .long GPIO_BASE + 0x18
  177. PPCR_A: .long GPIO_BASE + 0x1a
  178. PQCR_A: .long GPIO_BASE + 0x1c
  179. PRCR_A: .long GPIO_BASE + 0x1e
  180. PEPUPR_A: .long GPIO_BASE + 0x48
  181. PHPUPR_A: .long GPIO_BASE + 0x4e
  182. PJPUPR_A: .long GPIO_BASE + 0x50
  183. PKPUPR_A: .long GPIO_BASE + 0x52
  184. PLPUPR_A: .long GPIO_BASE + 0x54
  185. PMPUPR_A: .long GPIO_BASE + 0x56
  186. PNPUPR_A: .long GPIO_BASE + 0x58
  187. PPUPR1_A: .long GPIO_BASE + 0x60
  188. PPUPR2_A: .long GPIO_BASE + 0x62
  189. P1MSELR_A: .long GPIO_BASE + 0x80
  190. P2MSELR_A: .long GPIO_BASE + 0x82
  191. MMSELR_A: .long 0xfc400020
  192. #if defined(CONFIG_SH_32BIT)
  193. MMSELR_D: .long 0xa5a50005
  194. #else
  195. MMSELR_D: .long 0xa5a50002
  196. #endif
  197. /*------- DBSC2 -------*/
  198. #define DBSC2_BASE 0xfe800000
  199. DBSC2_DBSTATE_A: .long DBSC2_BASE + 0x0c
  200. DBSC2_DBEN_A: .long DBSC2_BASE + 0x10
  201. DBSC2_DBCMDCNT_A: .long DBSC2_BASE + 0x14
  202. DBSC2_DBCONF_A: .long DBSC2_BASE + 0x20
  203. DBSC2_DBTR0_A: .long DBSC2_BASE + 0x30
  204. DBSC2_DBTR1_A: .long DBSC2_BASE + 0x34
  205. DBSC2_DBTR2_A: .long DBSC2_BASE + 0x38
  206. DBSC2_DBRFCNT0_A: .long DBSC2_BASE + 0x40
  207. DBSC2_DBRFCNT1_A: .long DBSC2_BASE + 0x44
  208. DBSC2_DBRFCNT2_A: .long DBSC2_BASE + 0x48
  209. DBSC2_DBRFSTS_A: .long DBSC2_BASE + 0x4c
  210. DBSC2_DBFREQ_A: .long DBSC2_BASE + 0x50
  211. DBSC2_DBDICODTOCD_A:.long DBSC2_BASE + 0x54
  212. DBSC2_DBMRCNT_A: .long DBSC2_BASE + 0x60
  213. DDR_DUMMY_ACCESS_A: .long 0x40000000
  214. DBSC2_DBCONF_D: .long 0x00630002
  215. DBSC2_DBTR0_D: .long 0x050b1f04
  216. DBSC2_DBTR1_D: .long 0x00040204
  217. DBSC2_DBTR2_D: .long 0x02100308
  218. DBSC2_DBFREQ_D1: .long 0x00000000
  219. DBSC2_DBFREQ_D2: .long 0x00000100
  220. DBSC2_DBDICODTOCD_D:.long 0x000f0907
  221. DBSC2_DBCMDCNT_D_CKE_H: .long 0x00000003
  222. DBSC2_DBCMDCNT_D_PALL: .long 0x00000002
  223. DBSC2_DBCMDCNT_D_REF: .long 0x00000004
  224. DBSC2_DBMRCNT_D_EMRS2: .long 0x00020000
  225. DBSC2_DBMRCNT_D_EMRS3: .long 0x00030000
  226. DBSC2_DBMRCNT_D_EMRS1_1: .long 0x00010006
  227. DBSC2_DBMRCNT_D_EMRS1_2: .long 0x00010386
  228. DBSC2_DBMRCNT_D_MRS_1: .long 0x00000952
  229. DBSC2_DBMRCNT_D_MRS_2: .long 0x00000852
  230. DBSC2_DBEN_D: .long 0x00000001
  231. DBSC2_DBPDCNT0_D3: .long 0x00000080
  232. DBSC2_DBRFCNT1_D: .long 0x00000926
  233. DBSC2_DBRFCNT2_D: .long 0x00fe00fe
  234. DBSC2_DBRFCNT0_D: .long 0x00010000
  235. WAIT_200US: .long 33333
  236. /*------- LBSC -------*/
  237. PASCR_A: .long 0xff000070
  238. PASCR_32BIT_MODE: .long 0x80000000 /* check booting mode */
  239. BCR_A: .long BCR
  240. CS0BCR_A: .long CS0BCR
  241. CS0WCR_A: .long CS0WCR
  242. CS1BCR_A: .long CS1BCR
  243. CS1WCR_A: .long CS1WCR
  244. CS2BCR_A: .long CS2BCR
  245. CS2WCR_A: .long CS2WCR
  246. CS3BCR_A: .long CS3BCR
  247. CS3WCR_A: .long CS3WCR
  248. CS4BCR_A: .long CS4BCR
  249. CS4WCR_A: .long CS4WCR
  250. CS5BCR_A: .long CS5BCR
  251. CS5WCR_A: .long CS5WCR
  252. CS6BCR_A: .long CS6BCR
  253. CS6WCR_A: .long CS6WCR
  254. BCR_D: .long 0x80000003
  255. CS0BCR_D: .long 0x22222340
  256. CS0WCR_D: .long 0x00111118
  257. CS1BCR_D: .long 0x11111100
  258. CS1WCR_D: .long 0x33333303
  259. CS4BCR_D: .long 0x11111300
  260. CS4WCR_D: .long 0x00101012
  261. /* USB setting : 32bit mode = CS2, 29bit mode = CS5 */
  262. CS_USB_BCR_D: .long 0x11111200
  263. CS_USB_WCR_D: .long 0x00020005
  264. /* SD setting : 32bit mode = CS3, 29bit mode = CS6 */
  265. CS_SD_BCR_D: .long 0x00000300
  266. CS_SD_WCR_D: .long 0x00030108
  267. /* I2C setting : 32bit mode = CS5, 29bit mode = CS1(already setting) */
  268. CS_I2C_BCR_D: .long 0x11111100
  269. CS_I2C_WCR_D: .long 0x00000003
  270. #if defined(CONFIG_SH_32BIT)
  271. /*------- set PMB -------*/
  272. PMB_ADDR_FLASH_A: .long PMB_ADDR_BASE(0)
  273. PMB_ADDR_CPLD_A: .long PMB_ADDR_BASE(1)
  274. PMB_ADDR_USB_A: .long PMB_ADDR_BASE(2)
  275. PMB_ADDR_DDR_C1_A: .long PMB_ADDR_BASE(9)
  276. PMB_ADDR_DDR_C2_A: .long PMB_ADDR_BASE(10)
  277. PMB_ADDR_DDR_C3_A: .long PMB_ADDR_BASE(11)
  278. PMB_ADDR_DDR_N1_A: .long PMB_ADDR_BASE(13)
  279. PMB_ADDR_DDR_N2_A: .long PMB_ADDR_BASE(14)
  280. PMB_ADDR_DDR_N3_A: .long PMB_ADDR_BASE(15)
  281. PMB_ADDR_FLASH_D: .long mk_pmb_addr_val(0xa0)
  282. PMB_ADDR_CPLD_D: .long mk_pmb_addr_val(0xa4)
  283. PMB_ADDR_USB_D: .long mk_pmb_addr_val(0xa6)
  284. PMB_ADDR_DDR_C1_D: .long mk_pmb_addr_val(0x88)
  285. PMB_ADDR_DDR_C2_D: .long mk_pmb_addr_val(0x90)
  286. PMB_ADDR_DDR_C3_D: .long mk_pmb_addr_val(0x98)
  287. PMB_ADDR_DDR_N1_D: .long mk_pmb_addr_val(0xa8)
  288. PMB_ADDR_DDR_N2_D: .long mk_pmb_addr_val(0xb0)
  289. PMB_ADDR_DDR_N3_D: .long mk_pmb_addr_val(0xb8)
  290. PMB_DATA_FLASH_A: .long PMB_DATA_BASE(0)
  291. PMB_DATA_CPLD_A: .long PMB_DATA_BASE(1)
  292. PMB_DATA_USB_A: .long PMB_DATA_BASE(2)
  293. PMB_DATA_DDR_C1_A: .long PMB_DATA_BASE(9)
  294. PMB_DATA_DDR_C2_A: .long PMB_DATA_BASE(10)
  295. PMB_DATA_DDR_C3_A: .long PMB_DATA_BASE(11)
  296. PMB_DATA_DDR_N1_A: .long PMB_DATA_BASE(13)
  297. PMB_DATA_DDR_N2_A: .long PMB_DATA_BASE(14)
  298. PMB_DATA_DDR_N3_A: .long PMB_DATA_BASE(15)
  299. /* ppn ub v s1 s0 c wt */
  300. PMB_DATA_FLASH_D: .long mk_pmb_data_val(0x00, 1, 1, 0, 1, 0, 1)
  301. PMB_DATA_CPLD_D: .long mk_pmb_data_val(0x04, 1, 1, 0, 0, 0, 1)
  302. PMB_DATA_USB_D: .long mk_pmb_data_val(0x08, 1, 1, 0, 0, 0, 1)
  303. PMB_DATA_DDR_C1_D: .long mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
  304. PMB_DATA_DDR_C2_D: .long mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1)
  305. PMB_DATA_DDR_C3_D: .long mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1)
  306. PMB_DATA_DDR_N1_D: .long mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
  307. PMB_DATA_DDR_N2_D: .long mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1)
  308. PMB_DATA_DDR_N3_D: .long mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1)
  309. DUMMY_ADDR: .long 0xa0000000
  310. PASCR_29BIT_D: .long 0x00000000
  311. PASCR_INIT: .long 0x80000080 /* check booting mode */
  312. MMUCR_A: .long 0xff000010
  313. MMUCR_D: .long 0x00000004 /* clear ITLB */
  314. #endif /* CONFIG_SH_32BIT */
  315. CCR_A: .long 0xff00001c
  316. CCR_D: .long 0x0000090b