flea3.c 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
  4. *
  5. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  6. *
  7. * Copyright (C) 2011, Stefano Babic <sbabic@denx.de>
  8. */
  9. #include <common.h>
  10. #include <asm/io.h>
  11. #include <linux/errno.h>
  12. #include <asm/arch/imx-regs.h>
  13. #include <asm/arch/crm_regs.h>
  14. #include <asm/arch/iomux-mx35.h>
  15. #include <i2c.h>
  16. #include <linux/types.h>
  17. #include <asm/gpio.h>
  18. #include <asm/arch/sys_proto.h>
  19. #include <netdev.h>
  20. #include <fdt_support.h>
  21. #include <mtd_node.h>
  22. #include <jffs2/load_kernel.h>
  23. #ifndef CONFIG_BOARD_EARLY_INIT_F
  24. #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
  25. #endif
  26. #define CCM_CCMR_CONFIG 0x003F4208
  27. #define ESDCTL_DDR2_CONFIG 0x007FFC3F
  28. static inline void dram_wait(unsigned int count)
  29. {
  30. volatile unsigned int wait = count;
  31. while (wait--)
  32. ;
  33. }
  34. DECLARE_GLOBAL_DATA_PTR;
  35. int dram_init(void)
  36. {
  37. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
  38. PHYS_SDRAM_1_SIZE);
  39. return 0;
  40. }
  41. static void board_setup_sdram(void)
  42. {
  43. struct esdc_regs *esdc = (struct esdc_regs *)ESDCTL_BASE_ADDR;
  44. /* Initialize with default values both CSD0/1 */
  45. writel(0x2000, &esdc->esdctl0);
  46. writel(0x2000, &esdc->esdctl1);
  47. mx3_setup_sdram_bank(CSD0_BASE_ADDR, ESDCTL_DDR2_CONFIG,
  48. 13, 10, 2, 0x8080);
  49. }
  50. static void setup_iomux_uart3(void)
  51. {
  52. static const iomux_v3_cfg_t uart3_pads[] = {
  53. MX35_PAD_RTS2__UART3_RXD_MUX,
  54. MX35_PAD_CTS2__UART3_TXD_MUX,
  55. };
  56. imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
  57. }
  58. #define I2C_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_ODE)
  59. static void setup_iomux_i2c(void)
  60. {
  61. static const iomux_v3_cfg_t i2c_pads[] = {
  62. NEW_PAD_CTRL(MX35_PAD_I2C1_CLK__I2C1_SCL, I2C_PAD_CTRL),
  63. NEW_PAD_CTRL(MX35_PAD_I2C1_DAT__I2C1_SDA, I2C_PAD_CTRL),
  64. NEW_PAD_CTRL(MX35_PAD_TX3_RX2__I2C3_SCL, I2C_PAD_CTRL),
  65. NEW_PAD_CTRL(MX35_PAD_TX2_RX3__I2C3_SDA, I2C_PAD_CTRL),
  66. };
  67. imx_iomux_v3_setup_multiple_pads(i2c_pads, ARRAY_SIZE(i2c_pads));
  68. }
  69. static void setup_iomux_spi(void)
  70. {
  71. static const iomux_v3_cfg_t spi_pads[] = {
  72. MX35_PAD_CSPI1_MOSI__CSPI1_MOSI,
  73. MX35_PAD_CSPI1_MISO__CSPI1_MISO,
  74. MX35_PAD_CSPI1_SS0__CSPI1_SS0,
  75. MX35_PAD_CSPI1_SS1__CSPI1_SS1,
  76. MX35_PAD_CSPI1_SCLK__CSPI1_SCLK,
  77. };
  78. imx_iomux_v3_setup_multiple_pads(spi_pads, ARRAY_SIZE(spi_pads));
  79. }
  80. static void setup_iomux_fec(void)
  81. {
  82. static const iomux_v3_cfg_t fec_pads[] = {
  83. MX35_PAD_FEC_TX_CLK__FEC_TX_CLK,
  84. MX35_PAD_FEC_RX_CLK__FEC_RX_CLK,
  85. MX35_PAD_FEC_RX_DV__FEC_RX_DV,
  86. MX35_PAD_FEC_COL__FEC_COL,
  87. MX35_PAD_FEC_RDATA0__FEC_RDATA_0,
  88. MX35_PAD_FEC_TDATA0__FEC_TDATA_0,
  89. MX35_PAD_FEC_TX_EN__FEC_TX_EN,
  90. MX35_PAD_FEC_MDC__FEC_MDC,
  91. MX35_PAD_FEC_MDIO__FEC_MDIO,
  92. MX35_PAD_FEC_TX_ERR__FEC_TX_ERR,
  93. MX35_PAD_FEC_RX_ERR__FEC_RX_ERR,
  94. MX35_PAD_FEC_CRS__FEC_CRS,
  95. MX35_PAD_FEC_RDATA1__FEC_RDATA_1,
  96. MX35_PAD_FEC_TDATA1__FEC_TDATA_1,
  97. MX35_PAD_FEC_RDATA2__FEC_RDATA_2,
  98. MX35_PAD_FEC_TDATA2__FEC_TDATA_2,
  99. MX35_PAD_FEC_RDATA3__FEC_RDATA_3,
  100. MX35_PAD_FEC_TDATA3__FEC_TDATA_3,
  101. /* GPIO used to power off ethernet */
  102. MX35_PAD_STXFS4__GPIO2_31,
  103. };
  104. /* setup pins for FEC */
  105. imx_iomux_v3_setup_multiple_pads(fec_pads, ARRAY_SIZE(fec_pads));
  106. }
  107. int board_early_init_f(void)
  108. {
  109. struct ccm_regs *ccm =
  110. (struct ccm_regs *)IMX_CCM_BASE;
  111. /* setup GPIO3_1 to set HighVCore signal */
  112. imx_iomux_v3_setup_pad(MX35_PAD_ATA_DA1__GPIO3_1);
  113. gpio_direction_output(65, 1);
  114. /* initialize PLL and clock configuration */
  115. writel(CCM_CCMR_CONFIG, &ccm->ccmr);
  116. writel(CCM_MPLL_532_HZ, &ccm->mpctl);
  117. writel(CCM_PPLL_300_HZ, &ccm->ppctl);
  118. /* Set the core to run at 532 Mhz */
  119. writel(0x00001000, &ccm->pdr0);
  120. /* Set-up RAM */
  121. board_setup_sdram();
  122. /* enable clocks */
  123. writel(readl(&ccm->cgr0) |
  124. MXC_CCM_CGR0_EMI_MASK |
  125. MXC_CCM_CGR0_EDIO_MASK |
  126. MXC_CCM_CGR0_EPIT1_MASK,
  127. &ccm->cgr0);
  128. writel(readl(&ccm->cgr1) |
  129. MXC_CCM_CGR1_FEC_MASK |
  130. MXC_CCM_CGR1_GPIO1_MASK |
  131. MXC_CCM_CGR1_GPIO2_MASK |
  132. MXC_CCM_CGR1_GPIO3_MASK |
  133. MXC_CCM_CGR1_I2C1_MASK |
  134. MXC_CCM_CGR1_I2C2_MASK |
  135. MXC_CCM_CGR1_I2C3_MASK,
  136. &ccm->cgr1);
  137. /* Set-up NAND */
  138. __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
  139. /* Set pinmux for the required peripherals */
  140. setup_iomux_uart3();
  141. setup_iomux_i2c();
  142. setup_iomux_fec();
  143. setup_iomux_spi();
  144. return 0;
  145. }
  146. int board_init(void)
  147. {
  148. /* address of boot parameters */
  149. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  150. /* Enable power for ethernet */
  151. gpio_direction_output(63, 0);
  152. udelay(2000);
  153. return 0;
  154. }
  155. u32 get_board_rev(void)
  156. {
  157. int rev = 0;
  158. return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
  159. }
  160. /*
  161. * called prior to booting kernel or by 'fdt boardsetup' command
  162. *
  163. */
  164. int ft_board_setup(void *blob, bd_t *bd)
  165. {
  166. struct node_info nodes[] = {
  167. { "physmap-flash.0", MTD_DEV_TYPE_NOR, }, /* NOR flash */
  168. { "mxc_nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
  169. };
  170. if (env_get("fdt_noauto")) {
  171. puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
  172. return 0;
  173. }
  174. fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
  175. return 0;
  176. }