eth.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2015 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/io.h>
  7. #include <netdev.h>
  8. #include <fdt_support.h>
  9. #include <fm_eth.h>
  10. #include <fsl_mdio.h>
  11. #include <fsl_dtsec.h>
  12. #include <linux/libfdt.h>
  13. #include <malloc.h>
  14. #include <asm/arch/fsl_serdes.h>
  15. #include "../common/qixis.h"
  16. #include "../common/fman.h"
  17. #include "ls1043aqds_qixis.h"
  18. #define EMI_NONE 0xFF
  19. #define EMI1_RGMII1 0
  20. #define EMI1_RGMII2 1
  21. #define EMI1_SLOT1 2
  22. #define EMI1_SLOT2 3
  23. #define EMI1_SLOT3 4
  24. #define EMI1_SLOT4 5
  25. #define EMI2 6
  26. static int mdio_mux[NUM_FM_PORTS];
  27. static const char * const mdio_names[] = {
  28. "LS1043AQDS_MDIO_RGMII1",
  29. "LS1043AQDS_MDIO_RGMII2",
  30. "LS1043AQDS_MDIO_SLOT1",
  31. "LS1043AQDS_MDIO_SLOT2",
  32. "LS1043AQDS_MDIO_SLOT3",
  33. "LS1043AQDS_MDIO_SLOT4",
  34. "NULL",
  35. };
  36. /* Map SerDes1 4 lanes to default slot, will be initialized dynamically */
  37. static u8 lane_to_slot[] = {1, 2, 3, 4};
  38. static const char *ls1043aqds_mdio_name_for_muxval(u8 muxval)
  39. {
  40. return mdio_names[muxval];
  41. }
  42. struct mii_dev *mii_dev_for_muxval(u8 muxval)
  43. {
  44. struct mii_dev *bus;
  45. const char *name;
  46. if (muxval > EMI2)
  47. return NULL;
  48. name = ls1043aqds_mdio_name_for_muxval(muxval);
  49. if (!name) {
  50. printf("No bus for muxval %x\n", muxval);
  51. return NULL;
  52. }
  53. bus = miiphy_get_dev_by_name(name);
  54. if (!bus) {
  55. printf("No bus by name %s\n", name);
  56. return NULL;
  57. }
  58. return bus;
  59. }
  60. struct ls1043aqds_mdio {
  61. u8 muxval;
  62. struct mii_dev *realbus;
  63. };
  64. static void ls1043aqds_mux_mdio(u8 muxval)
  65. {
  66. u8 brdcfg4;
  67. if (muxval < 7) {
  68. brdcfg4 = QIXIS_READ(brdcfg[4]);
  69. brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
  70. brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
  71. QIXIS_WRITE(brdcfg[4], brdcfg4);
  72. }
  73. }
  74. static int ls1043aqds_mdio_read(struct mii_dev *bus, int addr, int devad,
  75. int regnum)
  76. {
  77. struct ls1043aqds_mdio *priv = bus->priv;
  78. ls1043aqds_mux_mdio(priv->muxval);
  79. return priv->realbus->read(priv->realbus, addr, devad, regnum);
  80. }
  81. static int ls1043aqds_mdio_write(struct mii_dev *bus, int addr, int devad,
  82. int regnum, u16 value)
  83. {
  84. struct ls1043aqds_mdio *priv = bus->priv;
  85. ls1043aqds_mux_mdio(priv->muxval);
  86. return priv->realbus->write(priv->realbus, addr, devad,
  87. regnum, value);
  88. }
  89. static int ls1043aqds_mdio_reset(struct mii_dev *bus)
  90. {
  91. struct ls1043aqds_mdio *priv = bus->priv;
  92. return priv->realbus->reset(priv->realbus);
  93. }
  94. static int ls1043aqds_mdio_init(char *realbusname, u8 muxval)
  95. {
  96. struct ls1043aqds_mdio *pmdio;
  97. struct mii_dev *bus = mdio_alloc();
  98. if (!bus) {
  99. printf("Failed to allocate ls1043aqds MDIO bus\n");
  100. return -1;
  101. }
  102. pmdio = malloc(sizeof(*pmdio));
  103. if (!pmdio) {
  104. printf("Failed to allocate ls1043aqds private data\n");
  105. free(bus);
  106. return -1;
  107. }
  108. bus->read = ls1043aqds_mdio_read;
  109. bus->write = ls1043aqds_mdio_write;
  110. bus->reset = ls1043aqds_mdio_reset;
  111. strcpy(bus->name, ls1043aqds_mdio_name_for_muxval(muxval));
  112. pmdio->realbus = miiphy_get_dev_by_name(realbusname);
  113. if (!pmdio->realbus) {
  114. printf("No bus with name %s\n", realbusname);
  115. free(bus);
  116. free(pmdio);
  117. return -1;
  118. }
  119. pmdio->muxval = muxval;
  120. bus->priv = pmdio;
  121. return mdio_register(bus);
  122. }
  123. void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
  124. enum fm_port port, int offset)
  125. {
  126. struct fixed_link f_link;
  127. if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
  128. if (port == FM1_DTSEC9) {
  129. fdt_set_phy_handle(fdt, compat, addr,
  130. "sgmii_riser_s1_p1");
  131. } else if (port == FM1_DTSEC2) {
  132. fdt_set_phy_handle(fdt, compat, addr,
  133. "sgmii_riser_s2_p1");
  134. } else if (port == FM1_DTSEC5) {
  135. fdt_set_phy_handle(fdt, compat, addr,
  136. "sgmii_riser_s3_p1");
  137. } else if (port == FM1_DTSEC6) {
  138. fdt_set_phy_handle(fdt, compat, addr,
  139. "sgmii_riser_s4_p1");
  140. }
  141. } else if (fm_info_get_enet_if(port) ==
  142. PHY_INTERFACE_MODE_SGMII_2500) {
  143. /* 2.5G SGMII interface */
  144. f_link.phy_id = cpu_to_fdt32(port);
  145. f_link.duplex = cpu_to_fdt32(1);
  146. f_link.link_speed = cpu_to_fdt32(1000);
  147. f_link.pause = 0;
  148. f_link.asym_pause = 0;
  149. /* no PHY for 2.5G SGMII */
  150. fdt_delprop(fdt, offset, "phy-handle");
  151. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  152. fdt_setprop_string(fdt, offset, "phy-connection-type",
  153. "sgmii-2500");
  154. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
  155. switch (mdio_mux[port]) {
  156. case EMI1_SLOT1:
  157. switch (port) {
  158. case FM1_DTSEC1:
  159. fdt_set_phy_handle(fdt, compat, addr,
  160. "qsgmii_s1_p1");
  161. break;
  162. case FM1_DTSEC2:
  163. fdt_set_phy_handle(fdt, compat, addr,
  164. "qsgmii_s1_p2");
  165. break;
  166. case FM1_DTSEC5:
  167. fdt_set_phy_handle(fdt, compat, addr,
  168. "qsgmii_s1_p3");
  169. break;
  170. case FM1_DTSEC6:
  171. fdt_set_phy_handle(fdt, compat, addr,
  172. "qsgmii_s1_p4");
  173. break;
  174. default:
  175. break;
  176. }
  177. break;
  178. case EMI1_SLOT2:
  179. switch (port) {
  180. case FM1_DTSEC1:
  181. fdt_set_phy_handle(fdt, compat, addr,
  182. "qsgmii_s2_p1");
  183. break;
  184. case FM1_DTSEC2:
  185. fdt_set_phy_handle(fdt, compat, addr,
  186. "qsgmii_s2_p2");
  187. break;
  188. case FM1_DTSEC5:
  189. fdt_set_phy_handle(fdt, compat, addr,
  190. "qsgmii_s2_p3");
  191. break;
  192. case FM1_DTSEC6:
  193. fdt_set_phy_handle(fdt, compat, addr,
  194. "qsgmii_s2_p4");
  195. break;
  196. default:
  197. break;
  198. }
  199. break;
  200. default:
  201. break;
  202. }
  203. fdt_delprop(fdt, offset, "phy-connection-type");
  204. fdt_setprop_string(fdt, offset, "phy-connection-type",
  205. "qsgmii");
  206. } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII &&
  207. port == FM1_10GEC1) {
  208. /* XFI interface */
  209. f_link.phy_id = cpu_to_fdt32(port);
  210. f_link.duplex = cpu_to_fdt32(1);
  211. f_link.link_speed = cpu_to_fdt32(10000);
  212. f_link.pause = 0;
  213. f_link.asym_pause = 0;
  214. /* no PHY for XFI */
  215. fdt_delprop(fdt, offset, "phy-handle");
  216. fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
  217. fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
  218. }
  219. }
  220. void fdt_fixup_board_enet(void *fdt)
  221. {
  222. int i;
  223. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  224. u32 srds_s1;
  225. srds_s1 = in_be32(&gur->rcwsr[4]) &
  226. FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
  227. srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
  228. for (i = FM1_DTSEC1; i < NUM_FM_PORTS; i++) {
  229. switch (fm_info_get_enet_if(i)) {
  230. case PHY_INTERFACE_MODE_SGMII:
  231. case PHY_INTERFACE_MODE_QSGMII:
  232. switch (mdio_mux[i]) {
  233. case EMI1_SLOT1:
  234. fdt_status_okay_by_alias(fdt, "emi1_slot1");
  235. break;
  236. case EMI1_SLOT2:
  237. fdt_status_okay_by_alias(fdt, "emi1_slot2");
  238. break;
  239. case EMI1_SLOT3:
  240. fdt_status_okay_by_alias(fdt, "emi1_slot3");
  241. break;
  242. case EMI1_SLOT4:
  243. fdt_status_okay_by_alias(fdt, "emi1_slot4");
  244. break;
  245. default:
  246. break;
  247. }
  248. break;
  249. case PHY_INTERFACE_MODE_XGMII:
  250. break;
  251. default:
  252. break;
  253. }
  254. }
  255. }
  256. int board_eth_init(bd_t *bis)
  257. {
  258. #ifdef CONFIG_FMAN_ENET
  259. int i, idx, lane, slot, interface;
  260. struct memac_mdio_info dtsec_mdio_info;
  261. struct memac_mdio_info tgec_mdio_info;
  262. struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  263. u32 srds_s1;
  264. srds_s1 = in_be32(&gur->rcwsr[4]) &
  265. FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_MASK;
  266. srds_s1 >>= FSL_CHASSIS2_RCWSR4_SRDS1_PRTCL_SHIFT;
  267. /* Initialize the mdio_mux array so we can recognize empty elements */
  268. for (i = 0; i < NUM_FM_PORTS; i++)
  269. mdio_mux[i] = EMI_NONE;
  270. dtsec_mdio_info.regs =
  271. (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
  272. dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
  273. /* Register the 1G MDIO bus */
  274. fm_memac_mdio_init(bis, &dtsec_mdio_info);
  275. tgec_mdio_info.regs =
  276. (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
  277. tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
  278. /* Register the 10G MDIO bus */
  279. fm_memac_mdio_init(bis, &tgec_mdio_info);
  280. /* Register the muxing front-ends to the MDIO buses */
  281. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
  282. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
  283. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
  284. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
  285. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
  286. ls1043aqds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
  287. ls1043aqds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
  288. /* Set the two on-board RGMII PHY address */
  289. fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY1_ADDR);
  290. fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY2_ADDR);
  291. switch (srds_s1) {
  292. case 0x2555:
  293. /* 2.5G SGMII on lane A, MAC 9 */
  294. fm_info_set_phy_address(FM1_DTSEC9, 9);
  295. break;
  296. case 0x4555:
  297. case 0x4558:
  298. /* QSGMII on lane A, MAC 1/2/5/6 */
  299. fm_info_set_phy_address(FM1_DTSEC1,
  300. QSGMII_CARD_PORT1_PHY_ADDR_S1);
  301. fm_info_set_phy_address(FM1_DTSEC2,
  302. QSGMII_CARD_PORT2_PHY_ADDR_S1);
  303. fm_info_set_phy_address(FM1_DTSEC5,
  304. QSGMII_CARD_PORT3_PHY_ADDR_S1);
  305. fm_info_set_phy_address(FM1_DTSEC6,
  306. QSGMII_CARD_PORT4_PHY_ADDR_S1);
  307. break;
  308. case 0x1355:
  309. /* SGMII on lane B, MAC 2*/
  310. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  311. break;
  312. case 0x2355:
  313. /* 2.5G SGMII on lane A, MAC 9 */
  314. fm_info_set_phy_address(FM1_DTSEC9, 9);
  315. /* SGMII on lane B, MAC 2*/
  316. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  317. break;
  318. case 0x3335:
  319. /* SGMII on lane C, MAC 5 */
  320. fm_info_set_phy_address(FM1_DTSEC5, SGMII_CARD_PORT1_PHY_ADDR);
  321. case 0x3355:
  322. case 0x3358:
  323. /* SGMII on lane B, MAC 2 */
  324. fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
  325. case 0x3555:
  326. case 0x3558:
  327. /* SGMII on lane A, MAC 9 */
  328. fm_info_set_phy_address(FM1_DTSEC9, SGMII_CARD_PORT1_PHY_ADDR);
  329. break;
  330. case 0x1455:
  331. /* QSGMII on lane B, MAC 1/2/5/6 */
  332. fm_info_set_phy_address(FM1_DTSEC1,
  333. QSGMII_CARD_PORT1_PHY_ADDR_S2);
  334. fm_info_set_phy_address(FM1_DTSEC2,
  335. QSGMII_CARD_PORT2_PHY_ADDR_S2);
  336. fm_info_set_phy_address(FM1_DTSEC5,
  337. QSGMII_CARD_PORT3_PHY_ADDR_S2);
  338. fm_info_set_phy_address(FM1_DTSEC6,
  339. QSGMII_CARD_PORT4_PHY_ADDR_S2);
  340. break;
  341. case 0x2455:
  342. /* 2.5G SGMII on lane A, MAC 9 */
  343. fm_info_set_phy_address(FM1_DTSEC9, 9);
  344. /* QSGMII on lane B, MAC 1/2/5/6 */
  345. fm_info_set_phy_address(FM1_DTSEC1,
  346. QSGMII_CARD_PORT1_PHY_ADDR_S2);
  347. fm_info_set_phy_address(FM1_DTSEC2,
  348. QSGMII_CARD_PORT2_PHY_ADDR_S2);
  349. fm_info_set_phy_address(FM1_DTSEC5,
  350. QSGMII_CARD_PORT3_PHY_ADDR_S2);
  351. fm_info_set_phy_address(FM1_DTSEC6,
  352. QSGMII_CARD_PORT4_PHY_ADDR_S2);
  353. break;
  354. case 0x2255:
  355. /* 2.5G SGMII on lane A, MAC 9 */
  356. fm_info_set_phy_address(FM1_DTSEC9, 9);
  357. /* 2.5G SGMII on lane B, MAC 2 */
  358. fm_info_set_phy_address(FM1_DTSEC2, 2);
  359. break;
  360. case 0x3333:
  361. /* SGMII on lane A/B/C/D, MAC 9/2/5/6 */
  362. fm_info_set_phy_address(FM1_DTSEC9,
  363. SGMII_CARD_PORT1_PHY_ADDR);
  364. fm_info_set_phy_address(FM1_DTSEC2,
  365. SGMII_CARD_PORT1_PHY_ADDR);
  366. fm_info_set_phy_address(FM1_DTSEC5,
  367. SGMII_CARD_PORT1_PHY_ADDR);
  368. fm_info_set_phy_address(FM1_DTSEC6,
  369. SGMII_CARD_PORT1_PHY_ADDR);
  370. break;
  371. default:
  372. printf("Invalid SerDes protocol 0x%x for LS1043AQDS\n",
  373. srds_s1);
  374. break;
  375. }
  376. for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
  377. idx = i - FM1_DTSEC1;
  378. interface = fm_info_get_enet_if(i);
  379. switch (interface) {
  380. case PHY_INTERFACE_MODE_SGMII:
  381. case PHY_INTERFACE_MODE_SGMII_2500:
  382. case PHY_INTERFACE_MODE_QSGMII:
  383. if (interface == PHY_INTERFACE_MODE_SGMII) {
  384. lane = serdes_get_first_lane(FSL_SRDS_1,
  385. SGMII_FM1_DTSEC1 + idx);
  386. } else if (interface == PHY_INTERFACE_MODE_SGMII_2500) {
  387. lane = serdes_get_first_lane(FSL_SRDS_1,
  388. SGMII_2500_FM1_DTSEC1 + idx);
  389. } else {
  390. lane = serdes_get_first_lane(FSL_SRDS_1,
  391. QSGMII_FM1_A);
  392. }
  393. if (lane < 0)
  394. break;
  395. slot = lane_to_slot[lane];
  396. debug("FM1@DTSEC%u expects SGMII in slot %u\n",
  397. idx + 1, slot);
  398. if (QIXIS_READ(present2) & (1 << (slot - 1)))
  399. fm_disable_port(i);
  400. switch (slot) {
  401. case 1:
  402. mdio_mux[i] = EMI1_SLOT1;
  403. fm_info_set_mdio(i, mii_dev_for_muxval(
  404. mdio_mux[i]));
  405. break;
  406. case 2:
  407. mdio_mux[i] = EMI1_SLOT2;
  408. fm_info_set_mdio(i, mii_dev_for_muxval(
  409. mdio_mux[i]));
  410. break;
  411. case 3:
  412. mdio_mux[i] = EMI1_SLOT3;
  413. fm_info_set_mdio(i, mii_dev_for_muxval(
  414. mdio_mux[i]));
  415. break;
  416. case 4:
  417. mdio_mux[i] = EMI1_SLOT4;
  418. fm_info_set_mdio(i, mii_dev_for_muxval(
  419. mdio_mux[i]));
  420. break;
  421. default:
  422. break;
  423. }
  424. break;
  425. case PHY_INTERFACE_MODE_RGMII:
  426. case PHY_INTERFACE_MODE_RGMII_TXID:
  427. if (i == FM1_DTSEC3)
  428. mdio_mux[i] = EMI1_RGMII1;
  429. else if (i == FM1_DTSEC4)
  430. mdio_mux[i] = EMI1_RGMII2;
  431. fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
  432. break;
  433. default:
  434. break;
  435. }
  436. }
  437. cpu_eth_init(bis);
  438. #endif /* CONFIG_FMAN_ENET */
  439. return pci_eth_init(bis);
  440. }