ids8313.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2013
  4. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  5. *
  6. * Based on:
  7. * Copyright (c) 2011 IDS GmbH, Germany
  8. * ids8313.c - ids8313 board support.
  9. *
  10. * Sergej Stepanov <ste@ids.de>
  11. * Based on board/freescale/mpc8313erdb/mpc8313erdb.c
  12. */
  13. #include <common.h>
  14. #include <mpc83xx.h>
  15. #include <spi.h>
  16. #include <linux/libfdt.h>
  17. DECLARE_GLOBAL_DATA_PTR;
  18. /** CPLD contains the info about:
  19. * - board type: *pCpld & 0xF0
  20. * - hw-revision: *pCpld & 0x0F
  21. * - cpld-revision: *pCpld+1
  22. */
  23. int checkboard(void)
  24. {
  25. char *pcpld = (char *)CONFIG_SYS_CPLD_BASE;
  26. u8 u8Vers = readb(pcpld);
  27. u8 u8Revs = readb(pcpld + 1);
  28. printf("Board: ");
  29. switch (u8Vers & 0xF0) {
  30. case '\x40':
  31. printf("CU73X");
  32. break;
  33. case '\x50':
  34. printf("CC73X");
  35. break;
  36. default:
  37. printf("unknown(0x%02X, 0x%02X)\n", u8Vers, u8Revs);
  38. return 0;
  39. }
  40. printf("\nInfo: HW-Rev: %i, CPLD-Rev: %i\n",
  41. u8Vers & 0x0F, u8Revs & 0xFF);
  42. return 0;
  43. }
  44. /*
  45. * fixed sdram init
  46. */
  47. int fixed_sdram(unsigned long config)
  48. {
  49. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  50. u32 msize = CONFIG_SYS_DDR_SIZE << 20;
  51. #ifndef CONFIG_SYS_RAMBOOT
  52. u32 msize_log2 = __ilog2(msize);
  53. out_be32(&im->sysconf.ddrlaw[0].bar,
  54. (CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000));
  55. out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
  56. out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
  57. sync();
  58. /*
  59. * Erratum DDR3 requires a 50ms delay after clearing DDRCDR[DDR_cfg],
  60. * or the DDR2 controller may fail to initialize correctly.
  61. */
  62. udelay(50000);
  63. out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
  64. out_be32(&im->ddr.cs_config[0], config);
  65. /* currently we use only one CS, so disable the other banks */
  66. out_be32(&im->ddr.cs_config[1], 0);
  67. out_be32(&im->ddr.cs_config[2], 0);
  68. out_be32(&im->ddr.cs_config[3], 0);
  69. out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
  70. out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
  71. out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
  72. out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
  73. out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_SDRAM_CFG);
  74. out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_SDRAM_CFG2);
  75. out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
  76. out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE_2);
  77. out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
  78. out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
  79. sync();
  80. udelay(300);
  81. /* enable DDR controller */
  82. setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
  83. /* now check the real size */
  84. disable_addr_trans();
  85. msize = get_ram_size(CONFIG_SYS_DDR_BASE, msize);
  86. enable_addr_trans();
  87. #endif
  88. return msize;
  89. }
  90. static int setup_sdram(void)
  91. {
  92. u32 msize = CONFIG_SYS_DDR_SIZE << 20;
  93. long int size_01, size_02;
  94. size_01 = fixed_sdram(CONFIG_SYS_DDR_CONFIG);
  95. size_02 = fixed_sdram(CONFIG_SYS_DDR_CONFIG_256);
  96. if (size_01 > size_02)
  97. msize = fixed_sdram(CONFIG_SYS_DDR_CONFIG);
  98. else
  99. msize = size_02;
  100. return msize;
  101. }
  102. int dram_init(void)
  103. {
  104. immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  105. fsl_lbc_t *lbc = &im->im_lbc;
  106. u32 msize = 0;
  107. if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
  108. return -ENXIO;
  109. msize = setup_sdram();
  110. out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
  111. out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
  112. sync();
  113. gd->ram_size = msize;
  114. return 0;
  115. }
  116. #if defined(CONFIG_OF_BOARD_SETUP)
  117. int ft_board_setup(void *blob, bd_t *bd)
  118. {
  119. ft_cpu_setup(blob, bd);
  120. return 0;
  121. }
  122. #endif
  123. /* gpio mask for spi_cs */
  124. #define IDSCPLD_SPI_CS_MASK 0x00000001
  125. /* spi_cs multiplexed through cpld */
  126. #define IDSCPLD_SPI_CS_BASE (CONFIG_SYS_CPLD_BASE + 0xf)
  127. #if defined(CONFIG_MISC_INIT_R)
  128. /* srp umcr mask for rts */
  129. #define IDSUMCR_RTS_MASK 0x04
  130. int misc_init_r(void)
  131. {
  132. /*srp*/
  133. duart83xx_t *uart1 = &((immap_t *)CONFIG_SYS_IMMR)->duart[0];
  134. duart83xx_t *uart2 = &((immap_t *)CONFIG_SYS_IMMR)->duart[1];
  135. gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
  136. u8 *spi_base = (u8 *)IDSCPLD_SPI_CS_BASE;
  137. /* deactivate spi_cs channels */
  138. out_8(spi_base, 0);
  139. /* deactivate the spi_cs */
  140. setbits_be32(&iopd->dir, IDSCPLD_SPI_CS_MASK);
  141. /*srp - deactivate rts*/
  142. out_8(&uart1->umcr, IDSUMCR_RTS_MASK);
  143. out_8(&uart2->umcr, IDSUMCR_RTS_MASK);
  144. gd->fdt_blob = (void *)CONFIG_SYS_FLASH_BASE;
  145. return 0;
  146. }
  147. #endif
  148. #ifdef CONFIG_MPC8XXX_SPI
  149. /*
  150. * The following are used to control the SPI chip selects
  151. */
  152. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  153. {
  154. return bus == 0 && ((cs >= 0) && (cs <= 2));
  155. }
  156. void spi_cs_activate(struct spi_slave *slave)
  157. {
  158. gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
  159. u8 *spi_base = (u8 *)IDSCPLD_SPI_CS_BASE;
  160. /* select the spi_cs channel */
  161. out_8(spi_base, 1 << slave->cs);
  162. /* activate the spi_cs */
  163. clrbits_be32(&iopd->dat, IDSCPLD_SPI_CS_MASK);
  164. }
  165. void spi_cs_deactivate(struct spi_slave *slave)
  166. {
  167. gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
  168. u8 *spi_base = (u8 *)IDSCPLD_SPI_CS_BASE;
  169. /* select the spi_cs channel */
  170. out_8(spi_base, 1 << slave->cs);
  171. /* deactivate the spi_cs */
  172. setbits_be32(&iopd->dat, IDSCPLD_SPI_CS_MASK);
  173. }
  174. #endif /* CONFIG_HARD_SPI */