setup-sh7724.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_dma.h>
  22. #include <linux/sh_timer.h>
  23. #include <linux/sh_intc.h>
  24. #include <linux/io.h>
  25. #include <linux/notifier.h>
  26. #include <asm/suspend.h>
  27. #include <asm/clock.h>
  28. #include <asm/mmzone.h>
  29. #include <cpu/dma-register.h>
  30. #include <cpu/sh7724.h>
  31. /* DMA */
  32. static const struct sh_dmae_slave_config sh7724_dmae_slaves[] = {
  33. {
  34. .slave_id = SHDMA_SLAVE_SCIF0_TX,
  35. .addr = 0xffe0000c,
  36. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  37. .mid_rid = 0x21,
  38. }, {
  39. .slave_id = SHDMA_SLAVE_SCIF0_RX,
  40. .addr = 0xffe00014,
  41. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  42. .mid_rid = 0x22,
  43. }, {
  44. .slave_id = SHDMA_SLAVE_SCIF1_TX,
  45. .addr = 0xffe1000c,
  46. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  47. .mid_rid = 0x25,
  48. }, {
  49. .slave_id = SHDMA_SLAVE_SCIF1_RX,
  50. .addr = 0xffe10014,
  51. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  52. .mid_rid = 0x26,
  53. }, {
  54. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  55. .addr = 0xffe2000c,
  56. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  57. .mid_rid = 0x29,
  58. }, {
  59. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  60. .addr = 0xffe20014,
  61. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  62. .mid_rid = 0x2a,
  63. }, {
  64. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  65. .addr = 0xa4e30020,
  66. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  67. .mid_rid = 0x2d,
  68. }, {
  69. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  70. .addr = 0xa4e30024,
  71. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  72. .mid_rid = 0x2e,
  73. }, {
  74. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  75. .addr = 0xa4e40020,
  76. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  77. .mid_rid = 0x31,
  78. }, {
  79. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  80. .addr = 0xa4e40024,
  81. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  82. .mid_rid = 0x32,
  83. }, {
  84. .slave_id = SHDMA_SLAVE_SCIF5_TX,
  85. .addr = 0xa4e50020,
  86. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  87. .mid_rid = 0x35,
  88. }, {
  89. .slave_id = SHDMA_SLAVE_SCIF5_RX,
  90. .addr = 0xa4e50024,
  91. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_8BIT),
  92. .mid_rid = 0x36,
  93. }, {
  94. .slave_id = SHDMA_SLAVE_USB0D0_TX,
  95. .addr = 0xA4D80100,
  96. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  97. .mid_rid = 0x73,
  98. }, {
  99. .slave_id = SHDMA_SLAVE_USB0D0_RX,
  100. .addr = 0xA4D80100,
  101. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  102. .mid_rid = 0x73,
  103. }, {
  104. .slave_id = SHDMA_SLAVE_USB0D1_TX,
  105. .addr = 0xA4D80120,
  106. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  107. .mid_rid = 0x77,
  108. }, {
  109. .slave_id = SHDMA_SLAVE_USB0D1_RX,
  110. .addr = 0xA4D80120,
  111. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  112. .mid_rid = 0x77,
  113. }, {
  114. .slave_id = SHDMA_SLAVE_USB1D0_TX,
  115. .addr = 0xA4D90100,
  116. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  117. .mid_rid = 0xab,
  118. }, {
  119. .slave_id = SHDMA_SLAVE_USB1D0_RX,
  120. .addr = 0xA4D90100,
  121. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  122. .mid_rid = 0xab,
  123. }, {
  124. .slave_id = SHDMA_SLAVE_USB1D1_TX,
  125. .addr = 0xA4D90120,
  126. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  127. .mid_rid = 0xaf,
  128. }, {
  129. .slave_id = SHDMA_SLAVE_USB1D1_RX,
  130. .addr = 0xA4D90120,
  131. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_32BIT),
  132. .mid_rid = 0xaf,
  133. }, {
  134. .slave_id = SHDMA_SLAVE_SDHI0_TX,
  135. .addr = 0x04ce0030,
  136. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  137. .mid_rid = 0xc1,
  138. }, {
  139. .slave_id = SHDMA_SLAVE_SDHI0_RX,
  140. .addr = 0x04ce0030,
  141. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  142. .mid_rid = 0xc2,
  143. }, {
  144. .slave_id = SHDMA_SLAVE_SDHI1_TX,
  145. .addr = 0x04cf0030,
  146. .chcr = DM_FIX | SM_INC | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  147. .mid_rid = 0xc9,
  148. }, {
  149. .slave_id = SHDMA_SLAVE_SDHI1_RX,
  150. .addr = 0x04cf0030,
  151. .chcr = DM_INC | SM_FIX | RS_ERS | TS_INDEX2VAL(XMIT_SZ_16BIT),
  152. .mid_rid = 0xca,
  153. },
  154. };
  155. static const struct sh_dmae_channel sh7724_dmae_channels[] = {
  156. {
  157. .offset = 0,
  158. .dmars = 0,
  159. .dmars_bit = 0,
  160. }, {
  161. .offset = 0x10,
  162. .dmars = 0,
  163. .dmars_bit = 8,
  164. }, {
  165. .offset = 0x20,
  166. .dmars = 4,
  167. .dmars_bit = 0,
  168. }, {
  169. .offset = 0x30,
  170. .dmars = 4,
  171. .dmars_bit = 8,
  172. }, {
  173. .offset = 0x50,
  174. .dmars = 8,
  175. .dmars_bit = 0,
  176. }, {
  177. .offset = 0x60,
  178. .dmars = 8,
  179. .dmars_bit = 8,
  180. }
  181. };
  182. static const unsigned int ts_shift[] = TS_SHIFT;
  183. static struct sh_dmae_pdata dma_platform_data = {
  184. .slave = sh7724_dmae_slaves,
  185. .slave_num = ARRAY_SIZE(sh7724_dmae_slaves),
  186. .channel = sh7724_dmae_channels,
  187. .channel_num = ARRAY_SIZE(sh7724_dmae_channels),
  188. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  189. .ts_low_mask = CHCR_TS_LOW_MASK,
  190. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  191. .ts_high_mask = CHCR_TS_HIGH_MASK,
  192. .ts_shift = ts_shift,
  193. .ts_shift_num = ARRAY_SIZE(ts_shift),
  194. .dmaor_init = DMAOR_INIT,
  195. };
  196. /* Resource order important! */
  197. static struct resource sh7724_dmae0_resources[] = {
  198. {
  199. /* Channel registers and DMAOR */
  200. .start = 0xfe008020,
  201. .end = 0xfe00808f,
  202. .flags = IORESOURCE_MEM,
  203. },
  204. {
  205. /* DMARSx */
  206. .start = 0xfe009000,
  207. .end = 0xfe00900b,
  208. .flags = IORESOURCE_MEM,
  209. },
  210. {
  211. .name = "error_irq",
  212. .start = evt2irq(0xbc0),
  213. .end = evt2irq(0xbc0),
  214. .flags = IORESOURCE_IRQ,
  215. },
  216. {
  217. /* IRQ for channels 0-3 */
  218. .start = evt2irq(0x800),
  219. .end = evt2irq(0x860),
  220. .flags = IORESOURCE_IRQ,
  221. },
  222. {
  223. /* IRQ for channels 4-5 */
  224. .start = evt2irq(0xb80),
  225. .end = evt2irq(0xba0),
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. };
  229. /* Resource order important! */
  230. static struct resource sh7724_dmae1_resources[] = {
  231. {
  232. /* Channel registers and DMAOR */
  233. .start = 0xfdc08020,
  234. .end = 0xfdc0808f,
  235. .flags = IORESOURCE_MEM,
  236. },
  237. {
  238. /* DMARSx */
  239. .start = 0xfdc09000,
  240. .end = 0xfdc0900b,
  241. .flags = IORESOURCE_MEM,
  242. },
  243. {
  244. .name = "error_irq",
  245. .start = evt2irq(0xb40),
  246. .end = evt2irq(0xb40),
  247. .flags = IORESOURCE_IRQ,
  248. },
  249. {
  250. /* IRQ for channels 0-3 */
  251. .start = evt2irq(0x700),
  252. .end = evt2irq(0x760),
  253. .flags = IORESOURCE_IRQ,
  254. },
  255. {
  256. /* IRQ for channels 4-5 */
  257. .start = evt2irq(0xb00),
  258. .end = evt2irq(0xb20),
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. static struct platform_device dma0_device = {
  263. .name = "sh-dma-engine",
  264. .id = 0,
  265. .resource = sh7724_dmae0_resources,
  266. .num_resources = ARRAY_SIZE(sh7724_dmae0_resources),
  267. .dev = {
  268. .platform_data = &dma_platform_data,
  269. },
  270. };
  271. static struct platform_device dma1_device = {
  272. .name = "sh-dma-engine",
  273. .id = 1,
  274. .resource = sh7724_dmae1_resources,
  275. .num_resources = ARRAY_SIZE(sh7724_dmae1_resources),
  276. .dev = {
  277. .platform_data = &dma_platform_data,
  278. },
  279. };
  280. /* Serial */
  281. static struct plat_sci_port scif0_platform_data = {
  282. .scscr = SCSCR_REIE,
  283. .type = PORT_SCIF,
  284. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  285. };
  286. static struct resource scif0_resources[] = {
  287. DEFINE_RES_MEM(0xffe00000, 0x100),
  288. DEFINE_RES_IRQ(evt2irq(0xc00)),
  289. };
  290. static struct platform_device scif0_device = {
  291. .name = "sh-sci",
  292. .id = 0,
  293. .resource = scif0_resources,
  294. .num_resources = ARRAY_SIZE(scif0_resources),
  295. .dev = {
  296. .platform_data = &scif0_platform_data,
  297. },
  298. };
  299. static struct plat_sci_port scif1_platform_data = {
  300. .scscr = SCSCR_REIE,
  301. .type = PORT_SCIF,
  302. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  303. };
  304. static struct resource scif1_resources[] = {
  305. DEFINE_RES_MEM(0xffe10000, 0x100),
  306. DEFINE_RES_IRQ(evt2irq(0xc20)),
  307. };
  308. static struct platform_device scif1_device = {
  309. .name = "sh-sci",
  310. .id = 1,
  311. .resource = scif1_resources,
  312. .num_resources = ARRAY_SIZE(scif1_resources),
  313. .dev = {
  314. .platform_data = &scif1_platform_data,
  315. },
  316. };
  317. static struct plat_sci_port scif2_platform_data = {
  318. .scscr = SCSCR_REIE,
  319. .type = PORT_SCIF,
  320. .regtype = SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE,
  321. };
  322. static struct resource scif2_resources[] = {
  323. DEFINE_RES_MEM(0xffe20000, 0x100),
  324. DEFINE_RES_IRQ(evt2irq(0xc40)),
  325. };
  326. static struct platform_device scif2_device = {
  327. .name = "sh-sci",
  328. .id = 2,
  329. .resource = scif2_resources,
  330. .num_resources = ARRAY_SIZE(scif2_resources),
  331. .dev = {
  332. .platform_data = &scif2_platform_data,
  333. },
  334. };
  335. static struct plat_sci_port scif3_platform_data = {
  336. .sampling_rate = 8,
  337. .type = PORT_SCIFA,
  338. };
  339. static struct resource scif3_resources[] = {
  340. DEFINE_RES_MEM(0xa4e30000, 0x100),
  341. DEFINE_RES_IRQ(evt2irq(0x900)),
  342. };
  343. static struct platform_device scif3_device = {
  344. .name = "sh-sci",
  345. .id = 3,
  346. .resource = scif3_resources,
  347. .num_resources = ARRAY_SIZE(scif3_resources),
  348. .dev = {
  349. .platform_data = &scif3_platform_data,
  350. },
  351. };
  352. static struct plat_sci_port scif4_platform_data = {
  353. .sampling_rate = 8,
  354. .type = PORT_SCIFA,
  355. };
  356. static struct resource scif4_resources[] = {
  357. DEFINE_RES_MEM(0xa4e40000, 0x100),
  358. DEFINE_RES_IRQ(evt2irq(0xd00)),
  359. };
  360. static struct platform_device scif4_device = {
  361. .name = "sh-sci",
  362. .id = 4,
  363. .resource = scif4_resources,
  364. .num_resources = ARRAY_SIZE(scif4_resources),
  365. .dev = {
  366. .platform_data = &scif4_platform_data,
  367. },
  368. };
  369. static struct plat_sci_port scif5_platform_data = {
  370. .sampling_rate = 8,
  371. .type = PORT_SCIFA,
  372. };
  373. static struct resource scif5_resources[] = {
  374. DEFINE_RES_MEM(0xa4e50000, 0x100),
  375. DEFINE_RES_IRQ(evt2irq(0xfa0)),
  376. };
  377. static struct platform_device scif5_device = {
  378. .name = "sh-sci",
  379. .id = 5,
  380. .resource = scif5_resources,
  381. .num_resources = ARRAY_SIZE(scif5_resources),
  382. .dev = {
  383. .platform_data = &scif5_platform_data,
  384. },
  385. };
  386. /* RTC */
  387. static struct resource rtc_resources[] = {
  388. [0] = {
  389. .start = 0xa465fec0,
  390. .end = 0xa465fec0 + 0x58 - 1,
  391. .flags = IORESOURCE_IO,
  392. },
  393. [1] = {
  394. /* Period IRQ */
  395. .start = evt2irq(0xaa0),
  396. .flags = IORESOURCE_IRQ,
  397. },
  398. [2] = {
  399. /* Carry IRQ */
  400. .start = evt2irq(0xac0),
  401. .flags = IORESOURCE_IRQ,
  402. },
  403. [3] = {
  404. /* Alarm IRQ */
  405. .start = evt2irq(0xa80),
  406. .flags = IORESOURCE_IRQ,
  407. },
  408. };
  409. static struct platform_device rtc_device = {
  410. .name = "sh-rtc",
  411. .id = -1,
  412. .num_resources = ARRAY_SIZE(rtc_resources),
  413. .resource = rtc_resources,
  414. };
  415. /* I2C0 */
  416. static struct resource iic0_resources[] = {
  417. [0] = {
  418. .name = "IIC0",
  419. .start = 0x04470000,
  420. .end = 0x04470018 - 1,
  421. .flags = IORESOURCE_MEM,
  422. },
  423. [1] = {
  424. .start = evt2irq(0xe00),
  425. .end = evt2irq(0xe60),
  426. .flags = IORESOURCE_IRQ,
  427. },
  428. };
  429. static struct platform_device iic0_device = {
  430. .name = "i2c-sh_mobile",
  431. .id = 0, /* "i2c0" clock */
  432. .num_resources = ARRAY_SIZE(iic0_resources),
  433. .resource = iic0_resources,
  434. };
  435. /* I2C1 */
  436. static struct resource iic1_resources[] = {
  437. [0] = {
  438. .name = "IIC1",
  439. .start = 0x04750000,
  440. .end = 0x04750018 - 1,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. [1] = {
  444. .start = evt2irq(0xd80),
  445. .end = evt2irq(0xde0),
  446. .flags = IORESOURCE_IRQ,
  447. },
  448. };
  449. static struct platform_device iic1_device = {
  450. .name = "i2c-sh_mobile",
  451. .id = 1, /* "i2c1" clock */
  452. .num_resources = ARRAY_SIZE(iic1_resources),
  453. .resource = iic1_resources,
  454. };
  455. /* VPU */
  456. static struct uio_info vpu_platform_data = {
  457. .name = "VPU5F",
  458. .version = "0",
  459. .irq = evt2irq(0x980),
  460. };
  461. static struct resource vpu_resources[] = {
  462. [0] = {
  463. .name = "VPU",
  464. .start = 0xfe900000,
  465. .end = 0xfe902807,
  466. .flags = IORESOURCE_MEM,
  467. },
  468. [1] = {
  469. /* place holder for contiguous memory */
  470. },
  471. };
  472. static struct platform_device vpu_device = {
  473. .name = "uio_pdrv_genirq",
  474. .id = 0,
  475. .dev = {
  476. .platform_data = &vpu_platform_data,
  477. },
  478. .resource = vpu_resources,
  479. .num_resources = ARRAY_SIZE(vpu_resources),
  480. };
  481. /* VEU0 */
  482. static struct uio_info veu0_platform_data = {
  483. .name = "VEU3F0",
  484. .version = "0",
  485. .irq = evt2irq(0xc60),
  486. };
  487. static struct resource veu0_resources[] = {
  488. [0] = {
  489. .name = "VEU3F0",
  490. .start = 0xfe920000,
  491. .end = 0xfe9200cb,
  492. .flags = IORESOURCE_MEM,
  493. },
  494. [1] = {
  495. /* place holder for contiguous memory */
  496. },
  497. };
  498. static struct platform_device veu0_device = {
  499. .name = "uio_pdrv_genirq",
  500. .id = 1,
  501. .dev = {
  502. .platform_data = &veu0_platform_data,
  503. },
  504. .resource = veu0_resources,
  505. .num_resources = ARRAY_SIZE(veu0_resources),
  506. };
  507. /* VEU1 */
  508. static struct uio_info veu1_platform_data = {
  509. .name = "VEU3F1",
  510. .version = "0",
  511. .irq = evt2irq(0x8c0),
  512. };
  513. static struct resource veu1_resources[] = {
  514. [0] = {
  515. .name = "VEU3F1",
  516. .start = 0xfe924000,
  517. .end = 0xfe9240cb,
  518. .flags = IORESOURCE_MEM,
  519. },
  520. [1] = {
  521. /* place holder for contiguous memory */
  522. },
  523. };
  524. static struct platform_device veu1_device = {
  525. .name = "uio_pdrv_genirq",
  526. .id = 2,
  527. .dev = {
  528. .platform_data = &veu1_platform_data,
  529. },
  530. .resource = veu1_resources,
  531. .num_resources = ARRAY_SIZE(veu1_resources),
  532. };
  533. /* BEU0 */
  534. static struct uio_info beu0_platform_data = {
  535. .name = "BEU0",
  536. .version = "0",
  537. .irq = evt2irq(0x8A0),
  538. };
  539. static struct resource beu0_resources[] = {
  540. [0] = {
  541. .name = "BEU0",
  542. .start = 0xfe930000,
  543. .end = 0xfe933400,
  544. .flags = IORESOURCE_MEM,
  545. },
  546. [1] = {
  547. /* place holder for contiguous memory */
  548. },
  549. };
  550. static struct platform_device beu0_device = {
  551. .name = "uio_pdrv_genirq",
  552. .id = 6,
  553. .dev = {
  554. .platform_data = &beu0_platform_data,
  555. },
  556. .resource = beu0_resources,
  557. .num_resources = ARRAY_SIZE(beu0_resources),
  558. };
  559. /* BEU1 */
  560. static struct uio_info beu1_platform_data = {
  561. .name = "BEU1",
  562. .version = "0",
  563. .irq = evt2irq(0xA00),
  564. };
  565. static struct resource beu1_resources[] = {
  566. [0] = {
  567. .name = "BEU1",
  568. .start = 0xfe940000,
  569. .end = 0xfe943400,
  570. .flags = IORESOURCE_MEM,
  571. },
  572. [1] = {
  573. /* place holder for contiguous memory */
  574. },
  575. };
  576. static struct platform_device beu1_device = {
  577. .name = "uio_pdrv_genirq",
  578. .id = 7,
  579. .dev = {
  580. .platform_data = &beu1_platform_data,
  581. },
  582. .resource = beu1_resources,
  583. .num_resources = ARRAY_SIZE(beu1_resources),
  584. };
  585. static struct sh_timer_config cmt_platform_data = {
  586. .channels_mask = 0x20,
  587. };
  588. static struct resource cmt_resources[] = {
  589. DEFINE_RES_MEM(0x044a0000, 0x70),
  590. DEFINE_RES_IRQ(evt2irq(0xf00)),
  591. };
  592. static struct platform_device cmt_device = {
  593. .name = "sh-cmt-32",
  594. .id = 0,
  595. .dev = {
  596. .platform_data = &cmt_platform_data,
  597. },
  598. .resource = cmt_resources,
  599. .num_resources = ARRAY_SIZE(cmt_resources),
  600. };
  601. static struct sh_timer_config tmu0_platform_data = {
  602. .channels_mask = 7,
  603. };
  604. static struct resource tmu0_resources[] = {
  605. DEFINE_RES_MEM(0xffd80000, 0x2c),
  606. DEFINE_RES_IRQ(evt2irq(0x400)),
  607. DEFINE_RES_IRQ(evt2irq(0x420)),
  608. DEFINE_RES_IRQ(evt2irq(0x440)),
  609. };
  610. static struct platform_device tmu0_device = {
  611. .name = "sh-tmu",
  612. .id = 0,
  613. .dev = {
  614. .platform_data = &tmu0_platform_data,
  615. },
  616. .resource = tmu0_resources,
  617. .num_resources = ARRAY_SIZE(tmu0_resources),
  618. };
  619. static struct sh_timer_config tmu1_platform_data = {
  620. .channels_mask = 7,
  621. };
  622. static struct resource tmu1_resources[] = {
  623. DEFINE_RES_MEM(0xffd90000, 0x2c),
  624. DEFINE_RES_IRQ(evt2irq(0x920)),
  625. DEFINE_RES_IRQ(evt2irq(0x940)),
  626. DEFINE_RES_IRQ(evt2irq(0x960)),
  627. };
  628. static struct platform_device tmu1_device = {
  629. .name = "sh-tmu",
  630. .id = 1,
  631. .dev = {
  632. .platform_data = &tmu1_platform_data,
  633. },
  634. .resource = tmu1_resources,
  635. .num_resources = ARRAY_SIZE(tmu1_resources),
  636. };
  637. /* JPU */
  638. static struct uio_info jpu_platform_data = {
  639. .name = "JPU",
  640. .version = "0",
  641. .irq = evt2irq(0x560),
  642. };
  643. static struct resource jpu_resources[] = {
  644. [0] = {
  645. .name = "JPU",
  646. .start = 0xfe980000,
  647. .end = 0xfe9902d3,
  648. .flags = IORESOURCE_MEM,
  649. },
  650. [1] = {
  651. /* place holder for contiguous memory */
  652. },
  653. };
  654. static struct platform_device jpu_device = {
  655. .name = "uio_pdrv_genirq",
  656. .id = 3,
  657. .dev = {
  658. .platform_data = &jpu_platform_data,
  659. },
  660. .resource = jpu_resources,
  661. .num_resources = ARRAY_SIZE(jpu_resources),
  662. };
  663. /* SPU2DSP0 */
  664. static struct uio_info spu0_platform_data = {
  665. .name = "SPU2DSP0",
  666. .version = "0",
  667. .irq = evt2irq(0xcc0),
  668. };
  669. static struct resource spu0_resources[] = {
  670. [0] = {
  671. .name = "SPU2DSP0",
  672. .start = 0xFE200000,
  673. .end = 0xFE2FFFFF,
  674. .flags = IORESOURCE_MEM,
  675. },
  676. [1] = {
  677. /* place holder for contiguous memory */
  678. },
  679. };
  680. static struct platform_device spu0_device = {
  681. .name = "uio_pdrv_genirq",
  682. .id = 4,
  683. .dev = {
  684. .platform_data = &spu0_platform_data,
  685. },
  686. .resource = spu0_resources,
  687. .num_resources = ARRAY_SIZE(spu0_resources),
  688. };
  689. /* SPU2DSP1 */
  690. static struct uio_info spu1_platform_data = {
  691. .name = "SPU2DSP1",
  692. .version = "0",
  693. .irq = evt2irq(0xce0),
  694. };
  695. static struct resource spu1_resources[] = {
  696. [0] = {
  697. .name = "SPU2DSP1",
  698. .start = 0xFE300000,
  699. .end = 0xFE3FFFFF,
  700. .flags = IORESOURCE_MEM,
  701. },
  702. [1] = {
  703. /* place holder for contiguous memory */
  704. },
  705. };
  706. static struct platform_device spu1_device = {
  707. .name = "uio_pdrv_genirq",
  708. .id = 5,
  709. .dev = {
  710. .platform_data = &spu1_platform_data,
  711. },
  712. .resource = spu1_resources,
  713. .num_resources = ARRAY_SIZE(spu1_resources),
  714. };
  715. static struct platform_device *sh7724_devices[] __initdata = {
  716. &scif0_device,
  717. &scif1_device,
  718. &scif2_device,
  719. &scif3_device,
  720. &scif4_device,
  721. &scif5_device,
  722. &cmt_device,
  723. &tmu0_device,
  724. &tmu1_device,
  725. &dma0_device,
  726. &dma1_device,
  727. &rtc_device,
  728. &iic0_device,
  729. &iic1_device,
  730. &vpu_device,
  731. &veu0_device,
  732. &veu1_device,
  733. &beu0_device,
  734. &beu1_device,
  735. &jpu_device,
  736. &spu0_device,
  737. &spu1_device,
  738. };
  739. static int __init sh7724_devices_setup(void)
  740. {
  741. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  742. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  743. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  744. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  745. platform_resource_setup_memory(&spu0_device, "spu0", 2 << 20);
  746. platform_resource_setup_memory(&spu1_device, "spu1", 2 << 20);
  747. return platform_add_devices(sh7724_devices,
  748. ARRAY_SIZE(sh7724_devices));
  749. }
  750. arch_initcall(sh7724_devices_setup);
  751. static struct platform_device *sh7724_early_devices[] __initdata = {
  752. &scif0_device,
  753. &scif1_device,
  754. &scif2_device,
  755. &scif3_device,
  756. &scif4_device,
  757. &scif5_device,
  758. &cmt_device,
  759. &tmu0_device,
  760. &tmu1_device,
  761. };
  762. void __init plat_early_device_setup(void)
  763. {
  764. early_platform_add_devices(sh7724_early_devices,
  765. ARRAY_SIZE(sh7724_early_devices));
  766. }
  767. #define RAMCR_CACHE_L2FC 0x0002
  768. #define RAMCR_CACHE_L2E 0x0001
  769. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  770. void l2_cache_init(void)
  771. {
  772. /* Enable L2 cache */
  773. __raw_writel(L2_CACHE_ENABLE, RAMCR);
  774. }
  775. enum {
  776. UNUSED = 0,
  777. ENABLED,
  778. DISABLED,
  779. /* interrupt sources */
  780. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  781. HUDI,
  782. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  783. _2DG_TRI, _2DG_INI, _2DG_CEI,
  784. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  785. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  786. SCIFA3,
  787. VPU,
  788. TPU,
  789. CEU1,
  790. BEU1,
  791. USB0, USB1,
  792. ATAPI,
  793. RTC_ATI, RTC_PRI, RTC_CUI,
  794. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  795. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  796. KEYSC,
  797. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  798. VEU0,
  799. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  800. SPU_SPUI0, SPU_SPUI1,
  801. SCIFA4,
  802. ICB,
  803. ETHI,
  804. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  805. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  806. CMT,
  807. TSIF,
  808. FSI,
  809. SCIFA5,
  810. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  811. IRDA,
  812. JPU,
  813. _2DDMAC,
  814. MMC_MMC2I, MMC_MMC3I,
  815. LCDC,
  816. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  817. /* interrupt groups */
  818. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  819. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  820. };
  821. static struct intc_vect vectors[] __initdata = {
  822. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  823. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  824. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  825. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  826. INTC_VECT(DMAC1A_DEI0, 0x700),
  827. INTC_VECT(DMAC1A_DEI1, 0x720),
  828. INTC_VECT(DMAC1A_DEI2, 0x740),
  829. INTC_VECT(DMAC1A_DEI3, 0x760),
  830. INTC_VECT(_2DG_TRI, 0x780),
  831. INTC_VECT(_2DG_INI, 0x7A0),
  832. INTC_VECT(_2DG_CEI, 0x7C0),
  833. INTC_VECT(DMAC0A_DEI0, 0x800),
  834. INTC_VECT(DMAC0A_DEI1, 0x820),
  835. INTC_VECT(DMAC0A_DEI2, 0x840),
  836. INTC_VECT(DMAC0A_DEI3, 0x860),
  837. INTC_VECT(VIO_CEU0, 0x880),
  838. INTC_VECT(VIO_BEU0, 0x8A0),
  839. INTC_VECT(VIO_VEU1, 0x8C0),
  840. INTC_VECT(VIO_VOU, 0x8E0),
  841. INTC_VECT(SCIFA3, 0x900),
  842. INTC_VECT(VPU, 0x980),
  843. INTC_VECT(TPU, 0x9A0),
  844. INTC_VECT(CEU1, 0x9E0),
  845. INTC_VECT(BEU1, 0xA00),
  846. INTC_VECT(USB0, 0xA20),
  847. INTC_VECT(USB1, 0xA40),
  848. INTC_VECT(ATAPI, 0xA60),
  849. INTC_VECT(RTC_ATI, 0xA80),
  850. INTC_VECT(RTC_PRI, 0xAA0),
  851. INTC_VECT(RTC_CUI, 0xAC0),
  852. INTC_VECT(DMAC1B_DEI4, 0xB00),
  853. INTC_VECT(DMAC1B_DEI5, 0xB20),
  854. INTC_VECT(DMAC1B_DADERR, 0xB40),
  855. INTC_VECT(DMAC0B_DEI4, 0xB80),
  856. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  857. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  858. INTC_VECT(KEYSC, 0xBE0),
  859. INTC_VECT(SCIF_SCIF0, 0xC00),
  860. INTC_VECT(SCIF_SCIF1, 0xC20),
  861. INTC_VECT(SCIF_SCIF2, 0xC40),
  862. INTC_VECT(VEU0, 0xC60),
  863. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  864. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  865. INTC_VECT(SPU_SPUI0, 0xCC0),
  866. INTC_VECT(SPU_SPUI1, 0xCE0),
  867. INTC_VECT(SCIFA4, 0xD00),
  868. INTC_VECT(ICB, 0xD20),
  869. INTC_VECT(ETHI, 0xD60),
  870. INTC_VECT(I2C1_ALI, 0xD80),
  871. INTC_VECT(I2C1_TACKI, 0xDA0),
  872. INTC_VECT(I2C1_WAITI, 0xDC0),
  873. INTC_VECT(I2C1_DTEI, 0xDE0),
  874. INTC_VECT(I2C0_ALI, 0xE00),
  875. INTC_VECT(I2C0_TACKI, 0xE20),
  876. INTC_VECT(I2C0_WAITI, 0xE40),
  877. INTC_VECT(I2C0_DTEI, 0xE60),
  878. INTC_VECT(SDHI0, 0xE80),
  879. INTC_VECT(SDHI0, 0xEA0),
  880. INTC_VECT(SDHI0, 0xEC0),
  881. INTC_VECT(SDHI0, 0xEE0),
  882. INTC_VECT(CMT, 0xF00),
  883. INTC_VECT(TSIF, 0xF20),
  884. INTC_VECT(FSI, 0xF80),
  885. INTC_VECT(SCIFA5, 0xFA0),
  886. INTC_VECT(TMU0_TUNI0, 0x400),
  887. INTC_VECT(TMU0_TUNI1, 0x420),
  888. INTC_VECT(TMU0_TUNI2, 0x440),
  889. INTC_VECT(IRDA, 0x480),
  890. INTC_VECT(SDHI1, 0x4E0),
  891. INTC_VECT(SDHI1, 0x500),
  892. INTC_VECT(SDHI1, 0x520),
  893. INTC_VECT(JPU, 0x560),
  894. INTC_VECT(_2DDMAC, 0x4A0),
  895. INTC_VECT(MMC_MMC2I, 0x5A0),
  896. INTC_VECT(MMC_MMC3I, 0x5C0),
  897. INTC_VECT(LCDC, 0xF40),
  898. INTC_VECT(TMU1_TUNI0, 0x920),
  899. INTC_VECT(TMU1_TUNI1, 0x940),
  900. INTC_VECT(TMU1_TUNI2, 0x960),
  901. };
  902. static struct intc_group groups[] __initdata = {
  903. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  904. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  905. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  906. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  907. INTC_GROUP(USB, USB0, USB1),
  908. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  909. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  910. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  911. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  912. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  913. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  914. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  915. };
  916. static struct intc_mask_reg mask_registers[] __initdata = {
  917. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  918. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  919. 0, ENABLED, ENABLED, ENABLED } },
  920. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  921. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  922. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  923. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  924. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  925. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  926. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  927. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  928. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  929. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  930. JPU, 0, 0, LCDC } },
  931. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  932. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  933. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  934. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  935. { 0, 0, ICB, SCIFA4,
  936. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  937. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  938. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  939. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  940. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  941. { DISABLED, ENABLED, ENABLED, ENABLED,
  942. 0, 0, SCIFA5, FSI } },
  943. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  944. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  945. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  946. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  947. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  948. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  949. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  950. 0, TPU, 0, TSIF } },
  951. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  952. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  953. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  954. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  955. };
  956. static struct intc_prio_reg prio_registers[] __initdata = {
  957. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  958. TMU0_TUNI2, IRDA } },
  959. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  960. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  961. TMU1_TUNI2, SPU } },
  962. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  963. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  964. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  965. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  966. SCIF_SCIF2, VEU0 } },
  967. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  968. I2C1, I2C0 } },
  969. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  970. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  971. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  972. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  973. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  974. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  975. };
  976. static struct intc_sense_reg sense_registers[] __initdata = {
  977. { 0xa414001c, 16, 2, /* ICR1 */
  978. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  979. };
  980. static struct intc_mask_reg ack_registers[] __initdata = {
  981. { 0xa4140024, 0, 8, /* INTREQ00 */
  982. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  983. };
  984. static struct intc_desc intc_desc __initdata = {
  985. .name = "sh7724",
  986. .force_enable = ENABLED,
  987. .force_disable = DISABLED,
  988. .hw = INTC_HW_DESC(vectors, groups, mask_registers,
  989. prio_registers, sense_registers, ack_registers),
  990. };
  991. void __init plat_irq_setup(void)
  992. {
  993. register_intc_controller(&intc_desc);
  994. }
  995. static struct {
  996. /* BSC */
  997. unsigned long mmselr;
  998. unsigned long cs0bcr;
  999. unsigned long cs4bcr;
  1000. unsigned long cs5abcr;
  1001. unsigned long cs5bbcr;
  1002. unsigned long cs6abcr;
  1003. unsigned long cs6bbcr;
  1004. unsigned long cs4wcr;
  1005. unsigned long cs5awcr;
  1006. unsigned long cs5bwcr;
  1007. unsigned long cs6awcr;
  1008. unsigned long cs6bwcr;
  1009. /* INTC */
  1010. unsigned short ipra;
  1011. unsigned short iprb;
  1012. unsigned short iprc;
  1013. unsigned short iprd;
  1014. unsigned short ipre;
  1015. unsigned short iprf;
  1016. unsigned short iprg;
  1017. unsigned short iprh;
  1018. unsigned short ipri;
  1019. unsigned short iprj;
  1020. unsigned short iprk;
  1021. unsigned short iprl;
  1022. unsigned char imr0;
  1023. unsigned char imr1;
  1024. unsigned char imr2;
  1025. unsigned char imr3;
  1026. unsigned char imr4;
  1027. unsigned char imr5;
  1028. unsigned char imr6;
  1029. unsigned char imr7;
  1030. unsigned char imr8;
  1031. unsigned char imr9;
  1032. unsigned char imr10;
  1033. unsigned char imr11;
  1034. unsigned char imr12;
  1035. /* RWDT */
  1036. unsigned short rwtcnt;
  1037. unsigned short rwtcsr;
  1038. /* CPG */
  1039. unsigned long irdaclk;
  1040. unsigned long spuclk;
  1041. } sh7724_rstandby_state;
  1042. static int sh7724_pre_sleep_notifier_call(struct notifier_block *nb,
  1043. unsigned long flags, void *unused)
  1044. {
  1045. if (!(flags & SUSP_SH_RSTANDBY))
  1046. return NOTIFY_DONE;
  1047. /* BCR */
  1048. sh7724_rstandby_state.mmselr = __raw_readl(0xff800020); /* MMSELR */
  1049. sh7724_rstandby_state.mmselr |= 0xa5a50000;
  1050. sh7724_rstandby_state.cs0bcr = __raw_readl(0xfec10004); /* CS0BCR */
  1051. sh7724_rstandby_state.cs4bcr = __raw_readl(0xfec10010); /* CS4BCR */
  1052. sh7724_rstandby_state.cs5abcr = __raw_readl(0xfec10014); /* CS5ABCR */
  1053. sh7724_rstandby_state.cs5bbcr = __raw_readl(0xfec10018); /* CS5BBCR */
  1054. sh7724_rstandby_state.cs6abcr = __raw_readl(0xfec1001c); /* CS6ABCR */
  1055. sh7724_rstandby_state.cs6bbcr = __raw_readl(0xfec10020); /* CS6BBCR */
  1056. sh7724_rstandby_state.cs4wcr = __raw_readl(0xfec10030); /* CS4WCR */
  1057. sh7724_rstandby_state.cs5awcr = __raw_readl(0xfec10034); /* CS5AWCR */
  1058. sh7724_rstandby_state.cs5bwcr = __raw_readl(0xfec10038); /* CS5BWCR */
  1059. sh7724_rstandby_state.cs6awcr = __raw_readl(0xfec1003c); /* CS6AWCR */
  1060. sh7724_rstandby_state.cs6bwcr = __raw_readl(0xfec10040); /* CS6BWCR */
  1061. /* INTC */
  1062. sh7724_rstandby_state.ipra = __raw_readw(0xa4080000); /* IPRA */
  1063. sh7724_rstandby_state.iprb = __raw_readw(0xa4080004); /* IPRB */
  1064. sh7724_rstandby_state.iprc = __raw_readw(0xa4080008); /* IPRC */
  1065. sh7724_rstandby_state.iprd = __raw_readw(0xa408000c); /* IPRD */
  1066. sh7724_rstandby_state.ipre = __raw_readw(0xa4080010); /* IPRE */
  1067. sh7724_rstandby_state.iprf = __raw_readw(0xa4080014); /* IPRF */
  1068. sh7724_rstandby_state.iprg = __raw_readw(0xa4080018); /* IPRG */
  1069. sh7724_rstandby_state.iprh = __raw_readw(0xa408001c); /* IPRH */
  1070. sh7724_rstandby_state.ipri = __raw_readw(0xa4080020); /* IPRI */
  1071. sh7724_rstandby_state.iprj = __raw_readw(0xa4080024); /* IPRJ */
  1072. sh7724_rstandby_state.iprk = __raw_readw(0xa4080028); /* IPRK */
  1073. sh7724_rstandby_state.iprl = __raw_readw(0xa408002c); /* IPRL */
  1074. sh7724_rstandby_state.imr0 = __raw_readb(0xa4080080); /* IMR0 */
  1075. sh7724_rstandby_state.imr1 = __raw_readb(0xa4080084); /* IMR1 */
  1076. sh7724_rstandby_state.imr2 = __raw_readb(0xa4080088); /* IMR2 */
  1077. sh7724_rstandby_state.imr3 = __raw_readb(0xa408008c); /* IMR3 */
  1078. sh7724_rstandby_state.imr4 = __raw_readb(0xa4080090); /* IMR4 */
  1079. sh7724_rstandby_state.imr5 = __raw_readb(0xa4080094); /* IMR5 */
  1080. sh7724_rstandby_state.imr6 = __raw_readb(0xa4080098); /* IMR6 */
  1081. sh7724_rstandby_state.imr7 = __raw_readb(0xa408009c); /* IMR7 */
  1082. sh7724_rstandby_state.imr8 = __raw_readb(0xa40800a0); /* IMR8 */
  1083. sh7724_rstandby_state.imr9 = __raw_readb(0xa40800a4); /* IMR9 */
  1084. sh7724_rstandby_state.imr10 = __raw_readb(0xa40800a8); /* IMR10 */
  1085. sh7724_rstandby_state.imr11 = __raw_readb(0xa40800ac); /* IMR11 */
  1086. sh7724_rstandby_state.imr12 = __raw_readb(0xa40800b0); /* IMR12 */
  1087. /* RWDT */
  1088. sh7724_rstandby_state.rwtcnt = __raw_readb(0xa4520000); /* RWTCNT */
  1089. sh7724_rstandby_state.rwtcnt |= 0x5a00;
  1090. sh7724_rstandby_state.rwtcsr = __raw_readb(0xa4520004); /* RWTCSR */
  1091. sh7724_rstandby_state.rwtcsr |= 0xa500;
  1092. __raw_writew(sh7724_rstandby_state.rwtcsr & 0x07, 0xa4520004);
  1093. /* CPG */
  1094. sh7724_rstandby_state.irdaclk = __raw_readl(0xa4150018); /* IRDACLKCR */
  1095. sh7724_rstandby_state.spuclk = __raw_readl(0xa415003c); /* SPUCLKCR */
  1096. return NOTIFY_DONE;
  1097. }
  1098. static int sh7724_post_sleep_notifier_call(struct notifier_block *nb,
  1099. unsigned long flags, void *unused)
  1100. {
  1101. if (!(flags & SUSP_SH_RSTANDBY))
  1102. return NOTIFY_DONE;
  1103. /* BCR */
  1104. __raw_writel(sh7724_rstandby_state.mmselr, 0xff800020); /* MMSELR */
  1105. __raw_writel(sh7724_rstandby_state.cs0bcr, 0xfec10004); /* CS0BCR */
  1106. __raw_writel(sh7724_rstandby_state.cs4bcr, 0xfec10010); /* CS4BCR */
  1107. __raw_writel(sh7724_rstandby_state.cs5abcr, 0xfec10014); /* CS5ABCR */
  1108. __raw_writel(sh7724_rstandby_state.cs5bbcr, 0xfec10018); /* CS5BBCR */
  1109. __raw_writel(sh7724_rstandby_state.cs6abcr, 0xfec1001c); /* CS6ABCR */
  1110. __raw_writel(sh7724_rstandby_state.cs6bbcr, 0xfec10020); /* CS6BBCR */
  1111. __raw_writel(sh7724_rstandby_state.cs4wcr, 0xfec10030); /* CS4WCR */
  1112. __raw_writel(sh7724_rstandby_state.cs5awcr, 0xfec10034); /* CS5AWCR */
  1113. __raw_writel(sh7724_rstandby_state.cs5bwcr, 0xfec10038); /* CS5BWCR */
  1114. __raw_writel(sh7724_rstandby_state.cs6awcr, 0xfec1003c); /* CS6AWCR */
  1115. __raw_writel(sh7724_rstandby_state.cs6bwcr, 0xfec10040); /* CS6BWCR */
  1116. /* INTC */
  1117. __raw_writew(sh7724_rstandby_state.ipra, 0xa4080000); /* IPRA */
  1118. __raw_writew(sh7724_rstandby_state.iprb, 0xa4080004); /* IPRB */
  1119. __raw_writew(sh7724_rstandby_state.iprc, 0xa4080008); /* IPRC */
  1120. __raw_writew(sh7724_rstandby_state.iprd, 0xa408000c); /* IPRD */
  1121. __raw_writew(sh7724_rstandby_state.ipre, 0xa4080010); /* IPRE */
  1122. __raw_writew(sh7724_rstandby_state.iprf, 0xa4080014); /* IPRF */
  1123. __raw_writew(sh7724_rstandby_state.iprg, 0xa4080018); /* IPRG */
  1124. __raw_writew(sh7724_rstandby_state.iprh, 0xa408001c); /* IPRH */
  1125. __raw_writew(sh7724_rstandby_state.ipri, 0xa4080020); /* IPRI */
  1126. __raw_writew(sh7724_rstandby_state.iprj, 0xa4080024); /* IPRJ */
  1127. __raw_writew(sh7724_rstandby_state.iprk, 0xa4080028); /* IPRK */
  1128. __raw_writew(sh7724_rstandby_state.iprl, 0xa408002c); /* IPRL */
  1129. __raw_writeb(sh7724_rstandby_state.imr0, 0xa4080080); /* IMR0 */
  1130. __raw_writeb(sh7724_rstandby_state.imr1, 0xa4080084); /* IMR1 */
  1131. __raw_writeb(sh7724_rstandby_state.imr2, 0xa4080088); /* IMR2 */
  1132. __raw_writeb(sh7724_rstandby_state.imr3, 0xa408008c); /* IMR3 */
  1133. __raw_writeb(sh7724_rstandby_state.imr4, 0xa4080090); /* IMR4 */
  1134. __raw_writeb(sh7724_rstandby_state.imr5, 0xa4080094); /* IMR5 */
  1135. __raw_writeb(sh7724_rstandby_state.imr6, 0xa4080098); /* IMR6 */
  1136. __raw_writeb(sh7724_rstandby_state.imr7, 0xa408009c); /* IMR7 */
  1137. __raw_writeb(sh7724_rstandby_state.imr8, 0xa40800a0); /* IMR8 */
  1138. __raw_writeb(sh7724_rstandby_state.imr9, 0xa40800a4); /* IMR9 */
  1139. __raw_writeb(sh7724_rstandby_state.imr10, 0xa40800a8); /* IMR10 */
  1140. __raw_writeb(sh7724_rstandby_state.imr11, 0xa40800ac); /* IMR11 */
  1141. __raw_writeb(sh7724_rstandby_state.imr12, 0xa40800b0); /* IMR12 */
  1142. /* RWDT */
  1143. __raw_writew(sh7724_rstandby_state.rwtcnt, 0xa4520000); /* RWTCNT */
  1144. __raw_writew(sh7724_rstandby_state.rwtcsr, 0xa4520004); /* RWTCSR */
  1145. /* CPG */
  1146. __raw_writel(sh7724_rstandby_state.irdaclk, 0xa4150018); /* IRDACLKCR */
  1147. __raw_writel(sh7724_rstandby_state.spuclk, 0xa415003c); /* SPUCLKCR */
  1148. return NOTIFY_DONE;
  1149. }
  1150. static struct notifier_block sh7724_pre_sleep_notifier = {
  1151. .notifier_call = sh7724_pre_sleep_notifier_call,
  1152. .priority = SH_MOBILE_PRE(SH_MOBILE_SLEEP_CPU),
  1153. };
  1154. static struct notifier_block sh7724_post_sleep_notifier = {
  1155. .notifier_call = sh7724_post_sleep_notifier_call,
  1156. .priority = SH_MOBILE_POST(SH_MOBILE_SLEEP_CPU),
  1157. };
  1158. static int __init sh7724_sleep_setup(void)
  1159. {
  1160. atomic_notifier_chain_register(&sh_mobile_pre_sleep_notifier_list,
  1161. &sh7724_pre_sleep_notifier);
  1162. atomic_notifier_chain_register(&sh_mobile_post_sleep_notifier_list,
  1163. &sh7724_post_sleep_notifier);
  1164. return 0;
  1165. }
  1166. arch_initcall(sh7724_sleep_setup);