setup-sh7757.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /*
  2. * SH7757 Setup
  3. *
  4. * Copyright (C) 2009, 2011 Renesas Solutions Corp.
  5. *
  6. * based on setup-sh7785.c : Copyright (C) 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/io.h>
  17. #include <linux/mm.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/sh_timer.h>
  20. #include <linux/sh_dma.h>
  21. #include <linux/sh_intc.h>
  22. #include <linux/usb/ohci_pdriver.h>
  23. #include <cpu/dma-register.h>
  24. #include <cpu/sh7757.h>
  25. static struct plat_sci_port scif2_platform_data = {
  26. .scscr = SCSCR_REIE,
  27. .type = PORT_SCIF,
  28. };
  29. static struct resource scif2_resources[] = {
  30. DEFINE_RES_MEM(0xfe4b0000, 0x100), /* SCIF2 */
  31. DEFINE_RES_IRQ(evt2irq(0x700)),
  32. };
  33. static struct platform_device scif2_device = {
  34. .name = "sh-sci",
  35. .id = 0,
  36. .resource = scif2_resources,
  37. .num_resources = ARRAY_SIZE(scif2_resources),
  38. .dev = {
  39. .platform_data = &scif2_platform_data,
  40. },
  41. };
  42. static struct plat_sci_port scif3_platform_data = {
  43. .scscr = SCSCR_REIE,
  44. .type = PORT_SCIF,
  45. };
  46. static struct resource scif3_resources[] = {
  47. DEFINE_RES_MEM(0xfe4c0000, 0x100), /* SCIF3 */
  48. DEFINE_RES_IRQ(evt2irq(0xb80)),
  49. };
  50. static struct platform_device scif3_device = {
  51. .name = "sh-sci",
  52. .id = 1,
  53. .resource = scif3_resources,
  54. .num_resources = ARRAY_SIZE(scif3_resources),
  55. .dev = {
  56. .platform_data = &scif3_platform_data,
  57. },
  58. };
  59. static struct plat_sci_port scif4_platform_data = {
  60. .scscr = SCSCR_REIE,
  61. .type = PORT_SCIF,
  62. };
  63. static struct resource scif4_resources[] = {
  64. DEFINE_RES_MEM(0xfe4d0000, 0x100), /* SCIF4 */
  65. DEFINE_RES_IRQ(evt2irq(0xf00)),
  66. };
  67. static struct platform_device scif4_device = {
  68. .name = "sh-sci",
  69. .id = 2,
  70. .resource = scif4_resources,
  71. .num_resources = ARRAY_SIZE(scif4_resources),
  72. .dev = {
  73. .platform_data = &scif4_platform_data,
  74. },
  75. };
  76. static struct sh_timer_config tmu0_platform_data = {
  77. .channels_mask = 3,
  78. };
  79. static struct resource tmu0_resources[] = {
  80. DEFINE_RES_MEM(0xfe430000, 0x20),
  81. DEFINE_RES_IRQ(evt2irq(0x580)),
  82. DEFINE_RES_IRQ(evt2irq(0x5a0)),
  83. };
  84. static struct platform_device tmu0_device = {
  85. .name = "sh-tmu",
  86. .id = 0,
  87. .dev = {
  88. .platform_data = &tmu0_platform_data,
  89. },
  90. .resource = tmu0_resources,
  91. .num_resources = ARRAY_SIZE(tmu0_resources),
  92. };
  93. static struct resource spi0_resources[] = {
  94. [0] = {
  95. .start = 0xfe002000,
  96. .end = 0xfe0020ff,
  97. .flags = IORESOURCE_MEM | IORESOURCE_MEM_32BIT,
  98. },
  99. [1] = {
  100. .start = evt2irq(0xcc0),
  101. .flags = IORESOURCE_IRQ,
  102. },
  103. };
  104. /* DMA */
  105. static const struct sh_dmae_slave_config sh7757_dmae0_slaves[] = {
  106. {
  107. .slave_id = SHDMA_SLAVE_SDHI_TX,
  108. .addr = 0x1fe50030,
  109. .chcr = SM_INC | RS_ERS | 0x40000000 |
  110. TS_INDEX2VAL(XMIT_SZ_16BIT),
  111. .mid_rid = 0xc5,
  112. },
  113. {
  114. .slave_id = SHDMA_SLAVE_SDHI_RX,
  115. .addr = 0x1fe50030,
  116. .chcr = DM_INC | RS_ERS | 0x40000000 |
  117. TS_INDEX2VAL(XMIT_SZ_16BIT),
  118. .mid_rid = 0xc6,
  119. },
  120. {
  121. .slave_id = SHDMA_SLAVE_MMCIF_TX,
  122. .addr = 0x1fcb0034,
  123. .chcr = SM_INC | RS_ERS | 0x40000000 |
  124. TS_INDEX2VAL(XMIT_SZ_32BIT),
  125. .mid_rid = 0xd3,
  126. },
  127. {
  128. .slave_id = SHDMA_SLAVE_MMCIF_RX,
  129. .addr = 0x1fcb0034,
  130. .chcr = DM_INC | RS_ERS | 0x40000000 |
  131. TS_INDEX2VAL(XMIT_SZ_32BIT),
  132. .mid_rid = 0xd7,
  133. },
  134. };
  135. static const struct sh_dmae_slave_config sh7757_dmae1_slaves[] = {
  136. {
  137. .slave_id = SHDMA_SLAVE_SCIF2_TX,
  138. .addr = 0x1f4b000c,
  139. .chcr = SM_INC | RS_ERS | 0x40000000 |
  140. TS_INDEX2VAL(XMIT_SZ_8BIT),
  141. .mid_rid = 0x21,
  142. },
  143. {
  144. .slave_id = SHDMA_SLAVE_SCIF2_RX,
  145. .addr = 0x1f4b0014,
  146. .chcr = DM_INC | RS_ERS | 0x40000000 |
  147. TS_INDEX2VAL(XMIT_SZ_8BIT),
  148. .mid_rid = 0x22,
  149. },
  150. {
  151. .slave_id = SHDMA_SLAVE_SCIF3_TX,
  152. .addr = 0x1f4c000c,
  153. .chcr = SM_INC | RS_ERS | 0x40000000 |
  154. TS_INDEX2VAL(XMIT_SZ_8BIT),
  155. .mid_rid = 0x29,
  156. },
  157. {
  158. .slave_id = SHDMA_SLAVE_SCIF3_RX,
  159. .addr = 0x1f4c0014,
  160. .chcr = DM_INC | RS_ERS | 0x40000000 |
  161. TS_INDEX2VAL(XMIT_SZ_8BIT),
  162. .mid_rid = 0x2a,
  163. },
  164. {
  165. .slave_id = SHDMA_SLAVE_SCIF4_TX,
  166. .addr = 0x1f4d000c,
  167. .chcr = SM_INC | RS_ERS | 0x40000000 |
  168. TS_INDEX2VAL(XMIT_SZ_8BIT),
  169. .mid_rid = 0x41,
  170. },
  171. {
  172. .slave_id = SHDMA_SLAVE_SCIF4_RX,
  173. .addr = 0x1f4d0014,
  174. .chcr = DM_INC | RS_ERS | 0x40000000 |
  175. TS_INDEX2VAL(XMIT_SZ_8BIT),
  176. .mid_rid = 0x42,
  177. },
  178. {
  179. .slave_id = SHDMA_SLAVE_RSPI_TX,
  180. .addr = 0xfe480004,
  181. .chcr = SM_INC | RS_ERS | 0x40000000 |
  182. TS_INDEX2VAL(XMIT_SZ_16BIT),
  183. .mid_rid = 0xc1,
  184. },
  185. {
  186. .slave_id = SHDMA_SLAVE_RSPI_RX,
  187. .addr = 0xfe480004,
  188. .chcr = DM_INC | RS_ERS | 0x40000000 |
  189. TS_INDEX2VAL(XMIT_SZ_16BIT),
  190. .mid_rid = 0xc2,
  191. },
  192. };
  193. static const struct sh_dmae_slave_config sh7757_dmae2_slaves[] = {
  194. {
  195. .slave_id = SHDMA_SLAVE_RIIC0_TX,
  196. .addr = 0x1e500012,
  197. .chcr = SM_INC | RS_ERS | 0x40000000 |
  198. TS_INDEX2VAL(XMIT_SZ_8BIT),
  199. .mid_rid = 0x21,
  200. },
  201. {
  202. .slave_id = SHDMA_SLAVE_RIIC0_RX,
  203. .addr = 0x1e500013,
  204. .chcr = DM_INC | RS_ERS | 0x40000000 |
  205. TS_INDEX2VAL(XMIT_SZ_8BIT),
  206. .mid_rid = 0x22,
  207. },
  208. {
  209. .slave_id = SHDMA_SLAVE_RIIC1_TX,
  210. .addr = 0x1e510012,
  211. .chcr = SM_INC | RS_ERS | 0x40000000 |
  212. TS_INDEX2VAL(XMIT_SZ_8BIT),
  213. .mid_rid = 0x29,
  214. },
  215. {
  216. .slave_id = SHDMA_SLAVE_RIIC1_RX,
  217. .addr = 0x1e510013,
  218. .chcr = DM_INC | RS_ERS | 0x40000000 |
  219. TS_INDEX2VAL(XMIT_SZ_8BIT),
  220. .mid_rid = 0x2a,
  221. },
  222. {
  223. .slave_id = SHDMA_SLAVE_RIIC2_TX,
  224. .addr = 0x1e520012,
  225. .chcr = SM_INC | RS_ERS | 0x40000000 |
  226. TS_INDEX2VAL(XMIT_SZ_8BIT),
  227. .mid_rid = 0xa1,
  228. },
  229. {
  230. .slave_id = SHDMA_SLAVE_RIIC2_RX,
  231. .addr = 0x1e520013,
  232. .chcr = DM_INC | RS_ERS | 0x40000000 |
  233. TS_INDEX2VAL(XMIT_SZ_8BIT),
  234. .mid_rid = 0xa2,
  235. },
  236. {
  237. .slave_id = SHDMA_SLAVE_RIIC3_TX,
  238. .addr = 0x1e530012,
  239. .chcr = SM_INC | RS_ERS | 0x40000000 |
  240. TS_INDEX2VAL(XMIT_SZ_8BIT),
  241. .mid_rid = 0xa9,
  242. },
  243. {
  244. .slave_id = SHDMA_SLAVE_RIIC3_RX,
  245. .addr = 0x1e530013,
  246. .chcr = DM_INC | RS_ERS | 0x40000000 |
  247. TS_INDEX2VAL(XMIT_SZ_8BIT),
  248. .mid_rid = 0xaf,
  249. },
  250. {
  251. .slave_id = SHDMA_SLAVE_RIIC4_TX,
  252. .addr = 0x1e540012,
  253. .chcr = SM_INC | RS_ERS | 0x40000000 |
  254. TS_INDEX2VAL(XMIT_SZ_8BIT),
  255. .mid_rid = 0xc5,
  256. },
  257. {
  258. .slave_id = SHDMA_SLAVE_RIIC4_RX,
  259. .addr = 0x1e540013,
  260. .chcr = DM_INC | RS_ERS | 0x40000000 |
  261. TS_INDEX2VAL(XMIT_SZ_8BIT),
  262. .mid_rid = 0xc6,
  263. },
  264. };
  265. static const struct sh_dmae_slave_config sh7757_dmae3_slaves[] = {
  266. {
  267. .slave_id = SHDMA_SLAVE_RIIC5_TX,
  268. .addr = 0x1e550012,
  269. .chcr = SM_INC | RS_ERS | 0x40000000 |
  270. TS_INDEX2VAL(XMIT_SZ_8BIT),
  271. .mid_rid = 0x21,
  272. },
  273. {
  274. .slave_id = SHDMA_SLAVE_RIIC5_RX,
  275. .addr = 0x1e550013,
  276. .chcr = DM_INC | RS_ERS | 0x40000000 |
  277. TS_INDEX2VAL(XMIT_SZ_8BIT),
  278. .mid_rid = 0x22,
  279. },
  280. {
  281. .slave_id = SHDMA_SLAVE_RIIC6_TX,
  282. .addr = 0x1e560012,
  283. .chcr = SM_INC | RS_ERS | 0x40000000 |
  284. TS_INDEX2VAL(XMIT_SZ_8BIT),
  285. .mid_rid = 0x29,
  286. },
  287. {
  288. .slave_id = SHDMA_SLAVE_RIIC6_RX,
  289. .addr = 0x1e560013,
  290. .chcr = DM_INC | RS_ERS | 0x40000000 |
  291. TS_INDEX2VAL(XMIT_SZ_8BIT),
  292. .mid_rid = 0x2a,
  293. },
  294. {
  295. .slave_id = SHDMA_SLAVE_RIIC7_TX,
  296. .addr = 0x1e570012,
  297. .chcr = SM_INC | RS_ERS | 0x40000000 |
  298. TS_INDEX2VAL(XMIT_SZ_8BIT),
  299. .mid_rid = 0x41,
  300. },
  301. {
  302. .slave_id = SHDMA_SLAVE_RIIC7_RX,
  303. .addr = 0x1e570013,
  304. .chcr = DM_INC | RS_ERS | 0x40000000 |
  305. TS_INDEX2VAL(XMIT_SZ_8BIT),
  306. .mid_rid = 0x42,
  307. },
  308. {
  309. .slave_id = SHDMA_SLAVE_RIIC8_TX,
  310. .addr = 0x1e580012,
  311. .chcr = SM_INC | RS_ERS | 0x40000000 |
  312. TS_INDEX2VAL(XMIT_SZ_8BIT),
  313. .mid_rid = 0x45,
  314. },
  315. {
  316. .slave_id = SHDMA_SLAVE_RIIC8_RX,
  317. .addr = 0x1e580013,
  318. .chcr = DM_INC | RS_ERS | 0x40000000 |
  319. TS_INDEX2VAL(XMIT_SZ_8BIT),
  320. .mid_rid = 0x46,
  321. },
  322. {
  323. .slave_id = SHDMA_SLAVE_RIIC9_TX,
  324. .addr = 0x1e590012,
  325. .chcr = SM_INC | RS_ERS | 0x40000000 |
  326. TS_INDEX2VAL(XMIT_SZ_8BIT),
  327. .mid_rid = 0x51,
  328. },
  329. {
  330. .slave_id = SHDMA_SLAVE_RIIC9_RX,
  331. .addr = 0x1e590013,
  332. .chcr = DM_INC | RS_ERS | 0x40000000 |
  333. TS_INDEX2VAL(XMIT_SZ_8BIT),
  334. .mid_rid = 0x52,
  335. },
  336. };
  337. static const struct sh_dmae_channel sh7757_dmae_channels[] = {
  338. {
  339. .offset = 0,
  340. .dmars = 0,
  341. .dmars_bit = 0,
  342. }, {
  343. .offset = 0x10,
  344. .dmars = 0,
  345. .dmars_bit = 8,
  346. }, {
  347. .offset = 0x20,
  348. .dmars = 4,
  349. .dmars_bit = 0,
  350. }, {
  351. .offset = 0x30,
  352. .dmars = 4,
  353. .dmars_bit = 8,
  354. }, {
  355. .offset = 0x50,
  356. .dmars = 8,
  357. .dmars_bit = 0,
  358. }, {
  359. .offset = 0x60,
  360. .dmars = 8,
  361. .dmars_bit = 8,
  362. }
  363. };
  364. static const unsigned int ts_shift[] = TS_SHIFT;
  365. static struct sh_dmae_pdata dma0_platform_data = {
  366. .slave = sh7757_dmae0_slaves,
  367. .slave_num = ARRAY_SIZE(sh7757_dmae0_slaves),
  368. .channel = sh7757_dmae_channels,
  369. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  370. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  371. .ts_low_mask = CHCR_TS_LOW_MASK,
  372. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  373. .ts_high_mask = CHCR_TS_HIGH_MASK,
  374. .ts_shift = ts_shift,
  375. .ts_shift_num = ARRAY_SIZE(ts_shift),
  376. .dmaor_init = DMAOR_INIT,
  377. };
  378. static struct sh_dmae_pdata dma1_platform_data = {
  379. .slave = sh7757_dmae1_slaves,
  380. .slave_num = ARRAY_SIZE(sh7757_dmae1_slaves),
  381. .channel = sh7757_dmae_channels,
  382. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  383. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  384. .ts_low_mask = CHCR_TS_LOW_MASK,
  385. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  386. .ts_high_mask = CHCR_TS_HIGH_MASK,
  387. .ts_shift = ts_shift,
  388. .ts_shift_num = ARRAY_SIZE(ts_shift),
  389. .dmaor_init = DMAOR_INIT,
  390. };
  391. static struct sh_dmae_pdata dma2_platform_data = {
  392. .slave = sh7757_dmae2_slaves,
  393. .slave_num = ARRAY_SIZE(sh7757_dmae2_slaves),
  394. .channel = sh7757_dmae_channels,
  395. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  396. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  397. .ts_low_mask = CHCR_TS_LOW_MASK,
  398. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  399. .ts_high_mask = CHCR_TS_HIGH_MASK,
  400. .ts_shift = ts_shift,
  401. .ts_shift_num = ARRAY_SIZE(ts_shift),
  402. .dmaor_init = DMAOR_INIT,
  403. };
  404. static struct sh_dmae_pdata dma3_platform_data = {
  405. .slave = sh7757_dmae3_slaves,
  406. .slave_num = ARRAY_SIZE(sh7757_dmae3_slaves),
  407. .channel = sh7757_dmae_channels,
  408. .channel_num = ARRAY_SIZE(sh7757_dmae_channels),
  409. .ts_low_shift = CHCR_TS_LOW_SHIFT,
  410. .ts_low_mask = CHCR_TS_LOW_MASK,
  411. .ts_high_shift = CHCR_TS_HIGH_SHIFT,
  412. .ts_high_mask = CHCR_TS_HIGH_MASK,
  413. .ts_shift = ts_shift,
  414. .ts_shift_num = ARRAY_SIZE(ts_shift),
  415. .dmaor_init = DMAOR_INIT,
  416. };
  417. /* channel 0 to 5 */
  418. static struct resource sh7757_dmae0_resources[] = {
  419. [0] = {
  420. /* Channel registers and DMAOR */
  421. .start = 0xff608020,
  422. .end = 0xff60808f,
  423. .flags = IORESOURCE_MEM,
  424. },
  425. [1] = {
  426. /* DMARSx */
  427. .start = 0xff609000,
  428. .end = 0xff60900b,
  429. .flags = IORESOURCE_MEM,
  430. },
  431. {
  432. .name = "error_irq",
  433. .start = evt2irq(0x640),
  434. .end = evt2irq(0x640),
  435. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  436. },
  437. };
  438. /* channel 6 to 11 */
  439. static struct resource sh7757_dmae1_resources[] = {
  440. [0] = {
  441. /* Channel registers and DMAOR */
  442. .start = 0xff618020,
  443. .end = 0xff61808f,
  444. .flags = IORESOURCE_MEM,
  445. },
  446. [1] = {
  447. /* DMARSx */
  448. .start = 0xff619000,
  449. .end = 0xff61900b,
  450. .flags = IORESOURCE_MEM,
  451. },
  452. {
  453. .name = "error_irq",
  454. .start = evt2irq(0x640),
  455. .end = evt2irq(0x640),
  456. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  457. },
  458. {
  459. /* IRQ for channels 4 */
  460. .start = evt2irq(0x7c0),
  461. .end = evt2irq(0x7c0),
  462. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  463. },
  464. {
  465. /* IRQ for channels 5 */
  466. .start = evt2irq(0x7c0),
  467. .end = evt2irq(0x7c0),
  468. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  469. },
  470. {
  471. /* IRQ for channels 6 */
  472. .start = evt2irq(0xd00),
  473. .end = evt2irq(0xd00),
  474. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  475. },
  476. {
  477. /* IRQ for channels 7 */
  478. .start = evt2irq(0xd00),
  479. .end = evt2irq(0xd00),
  480. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  481. },
  482. {
  483. /* IRQ for channels 8 */
  484. .start = evt2irq(0xd00),
  485. .end = evt2irq(0xd00),
  486. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  487. },
  488. {
  489. /* IRQ for channels 9 */
  490. .start = evt2irq(0xd00),
  491. .end = evt2irq(0xd00),
  492. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  493. },
  494. {
  495. /* IRQ for channels 10 */
  496. .start = evt2irq(0xd00),
  497. .end = evt2irq(0xd00),
  498. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  499. },
  500. {
  501. /* IRQ for channels 11 */
  502. .start = evt2irq(0xd00),
  503. .end = evt2irq(0xd00),
  504. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_SHAREABLE,
  505. },
  506. };
  507. /* channel 12 to 17 */
  508. static struct resource sh7757_dmae2_resources[] = {
  509. [0] = {
  510. /* Channel registers and DMAOR */
  511. .start = 0xff708020,
  512. .end = 0xff70808f,
  513. .flags = IORESOURCE_MEM,
  514. },
  515. [1] = {
  516. /* DMARSx */
  517. .start = 0xff709000,
  518. .end = 0xff70900b,
  519. .flags = IORESOURCE_MEM,
  520. },
  521. {
  522. .name = "error_irq",
  523. .start = evt2irq(0x2a60),
  524. .end = evt2irq(0x2a60),
  525. .flags = IORESOURCE_IRQ,
  526. },
  527. {
  528. /* IRQ for channels 12 to 16 */
  529. .start = evt2irq(0x2400),
  530. .end = evt2irq(0x2480),
  531. .flags = IORESOURCE_IRQ,
  532. },
  533. {
  534. /* IRQ for channel 17 */
  535. .start = evt2irq(0x24e0),
  536. .end = evt2irq(0x24e0),
  537. .flags = IORESOURCE_IRQ,
  538. },
  539. };
  540. /* channel 18 to 23 */
  541. static struct resource sh7757_dmae3_resources[] = {
  542. [0] = {
  543. /* Channel registers and DMAOR */
  544. .start = 0xff718020,
  545. .end = 0xff71808f,
  546. .flags = IORESOURCE_MEM,
  547. },
  548. [1] = {
  549. /* DMARSx */
  550. .start = 0xff719000,
  551. .end = 0xff71900b,
  552. .flags = IORESOURCE_MEM,
  553. },
  554. {
  555. .name = "error_irq",
  556. .start = evt2irq(0x2a80),
  557. .end = evt2irq(0x2a80),
  558. .flags = IORESOURCE_IRQ,
  559. },
  560. {
  561. /* IRQ for channels 18 to 22 */
  562. .start = evt2irq(0x2500),
  563. .end = evt2irq(0x2580),
  564. .flags = IORESOURCE_IRQ,
  565. },
  566. {
  567. /* IRQ for channel 23 */
  568. .start = evt2irq(0x2600),
  569. .end = evt2irq(0x2600),
  570. .flags = IORESOURCE_IRQ,
  571. },
  572. };
  573. static struct platform_device dma0_device = {
  574. .name = "sh-dma-engine",
  575. .id = 0,
  576. .resource = sh7757_dmae0_resources,
  577. .num_resources = ARRAY_SIZE(sh7757_dmae0_resources),
  578. .dev = {
  579. .platform_data = &dma0_platform_data,
  580. },
  581. };
  582. static struct platform_device dma1_device = {
  583. .name = "sh-dma-engine",
  584. .id = 1,
  585. .resource = sh7757_dmae1_resources,
  586. .num_resources = ARRAY_SIZE(sh7757_dmae1_resources),
  587. .dev = {
  588. .platform_data = &dma1_platform_data,
  589. },
  590. };
  591. static struct platform_device dma2_device = {
  592. .name = "sh-dma-engine",
  593. .id = 2,
  594. .resource = sh7757_dmae2_resources,
  595. .num_resources = ARRAY_SIZE(sh7757_dmae2_resources),
  596. .dev = {
  597. .platform_data = &dma2_platform_data,
  598. },
  599. };
  600. static struct platform_device dma3_device = {
  601. .name = "sh-dma-engine",
  602. .id = 3,
  603. .resource = sh7757_dmae3_resources,
  604. .num_resources = ARRAY_SIZE(sh7757_dmae3_resources),
  605. .dev = {
  606. .platform_data = &dma3_platform_data,
  607. },
  608. };
  609. static struct platform_device spi0_device = {
  610. .name = "sh_spi",
  611. .id = 0,
  612. .dev = {
  613. .dma_mask = NULL,
  614. .coherent_dma_mask = 0xffffffff,
  615. },
  616. .num_resources = ARRAY_SIZE(spi0_resources),
  617. .resource = spi0_resources,
  618. };
  619. static struct resource spi1_resources[] = {
  620. {
  621. .start = 0xffd8ee70,
  622. .end = 0xffd8eeff,
  623. .flags = IORESOURCE_MEM | IORESOURCE_MEM_8BIT,
  624. },
  625. {
  626. .start = evt2irq(0x8c0),
  627. .flags = IORESOURCE_IRQ,
  628. },
  629. };
  630. static struct platform_device spi1_device = {
  631. .name = "sh_spi",
  632. .id = 1,
  633. .num_resources = ARRAY_SIZE(spi1_resources),
  634. .resource = spi1_resources,
  635. };
  636. static struct resource rspi_resources[] = {
  637. {
  638. .start = 0xfe480000,
  639. .end = 0xfe4800ff,
  640. .flags = IORESOURCE_MEM,
  641. },
  642. {
  643. .start = evt2irq(0x1d80),
  644. .flags = IORESOURCE_IRQ,
  645. },
  646. };
  647. static struct platform_device rspi_device = {
  648. .name = "rspi",
  649. .id = 2,
  650. .num_resources = ARRAY_SIZE(rspi_resources),
  651. .resource = rspi_resources,
  652. };
  653. static struct resource usb_ehci_resources[] = {
  654. [0] = {
  655. .start = 0xfe4f1000,
  656. .end = 0xfe4f10ff,
  657. .flags = IORESOURCE_MEM,
  658. },
  659. [1] = {
  660. .start = evt2irq(0x920),
  661. .end = evt2irq(0x920),
  662. .flags = IORESOURCE_IRQ,
  663. },
  664. };
  665. static struct platform_device usb_ehci_device = {
  666. .name = "sh_ehci",
  667. .id = -1,
  668. .dev = {
  669. .dma_mask = &usb_ehci_device.dev.coherent_dma_mask,
  670. .coherent_dma_mask = DMA_BIT_MASK(32),
  671. },
  672. .num_resources = ARRAY_SIZE(usb_ehci_resources),
  673. .resource = usb_ehci_resources,
  674. };
  675. static struct resource usb_ohci_resources[] = {
  676. [0] = {
  677. .start = 0xfe4f1800,
  678. .end = 0xfe4f18ff,
  679. .flags = IORESOURCE_MEM,
  680. },
  681. [1] = {
  682. .start = evt2irq(0x920),
  683. .end = evt2irq(0x920),
  684. .flags = IORESOURCE_IRQ,
  685. },
  686. };
  687. static struct usb_ohci_pdata usb_ohci_pdata;
  688. static struct platform_device usb_ohci_device = {
  689. .name = "ohci-platform",
  690. .id = -1,
  691. .dev = {
  692. .dma_mask = &usb_ohci_device.dev.coherent_dma_mask,
  693. .coherent_dma_mask = DMA_BIT_MASK(32),
  694. .platform_data = &usb_ohci_pdata,
  695. },
  696. .num_resources = ARRAY_SIZE(usb_ohci_resources),
  697. .resource = usb_ohci_resources,
  698. };
  699. static struct platform_device *sh7757_devices[] __initdata = {
  700. &scif2_device,
  701. &scif3_device,
  702. &scif4_device,
  703. &tmu0_device,
  704. &dma0_device,
  705. &dma1_device,
  706. &dma2_device,
  707. &dma3_device,
  708. &spi0_device,
  709. &spi1_device,
  710. &rspi_device,
  711. &usb_ehci_device,
  712. &usb_ohci_device,
  713. };
  714. static int __init sh7757_devices_setup(void)
  715. {
  716. return platform_add_devices(sh7757_devices,
  717. ARRAY_SIZE(sh7757_devices));
  718. }
  719. arch_initcall(sh7757_devices_setup);
  720. static struct platform_device *sh7757_early_devices[] __initdata = {
  721. &scif2_device,
  722. &scif3_device,
  723. &scif4_device,
  724. &tmu0_device,
  725. };
  726. void __init plat_early_device_setup(void)
  727. {
  728. early_platform_add_devices(sh7757_early_devices,
  729. ARRAY_SIZE(sh7757_early_devices));
  730. }
  731. enum {
  732. UNUSED = 0,
  733. /* interrupt sources */
  734. IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  735. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  736. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  737. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL,
  738. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  739. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  740. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  741. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL,
  742. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  743. SDHI, DVC,
  744. IRQ8, IRQ9, IRQ11, IRQ10, IRQ12, IRQ13, IRQ14, IRQ15,
  745. TMU0, TMU1, TMU2, TMU2_TICPI, TMU3, TMU4, TMU5,
  746. HUDI,
  747. ARC4,
  748. DMAC0_5, DMAC6_7, DMAC8_11,
  749. SCIF0, SCIF1, SCIF2, SCIF3, SCIF4,
  750. USB0, USB1,
  751. JMC,
  752. SPI0, SPI1,
  753. TMR01, TMR23, TMR45,
  754. FRT,
  755. LPC, LPC5, LPC6, LPC7, LPC8,
  756. PECI0, PECI1, PECI2, PECI3, PECI4, PECI5,
  757. ETHERC,
  758. ADC0, ADC1,
  759. SIM,
  760. IIC0_0, IIC0_1, IIC0_2, IIC0_3,
  761. IIC1_0, IIC1_1, IIC1_2, IIC1_3,
  762. IIC2_0, IIC2_1, IIC2_2, IIC2_3,
  763. IIC3_0, IIC3_1, IIC3_2, IIC3_3,
  764. IIC4_0, IIC4_1, IIC4_2, IIC4_3,
  765. IIC5_0, IIC5_1, IIC5_2, IIC5_3,
  766. IIC6_0, IIC6_1, IIC6_2, IIC6_3,
  767. IIC7_0, IIC7_1, IIC7_2, IIC7_3,
  768. IIC8_0, IIC8_1, IIC8_2, IIC8_3,
  769. IIC9_0, IIC9_1, IIC9_2, IIC9_3,
  770. ONFICTL,
  771. MMC1, MMC2,
  772. ECCU,
  773. PCIC,
  774. G200,
  775. RSPI,
  776. SGPIO,
  777. DMINT12, DMINT13, DMINT14, DMINT15, DMINT16, DMINT17, DMINT18, DMINT19,
  778. DMINT20, DMINT21, DMINT22, DMINT23,
  779. DDRECC,
  780. TSIP,
  781. PCIE_BRIDGE,
  782. WDT0B, WDT1B, WDT2B, WDT3B, WDT4B, WDT5B, WDT6B, WDT7B, WDT8B,
  783. GETHER0, GETHER1, GETHER2,
  784. PBIA, PBIB, PBIC,
  785. DMAE2, DMAE3,
  786. SERMUX2, SERMUX3,
  787. /* interrupt groups */
  788. TMU012, TMU345,
  789. };
  790. static struct intc_vect vectors[] __initdata = {
  791. INTC_VECT(SDHI, 0x480), INTC_VECT(SDHI, 0x04a0),
  792. INTC_VECT(SDHI, 0x4c0),
  793. INTC_VECT(DVC, 0x4e0),
  794. INTC_VECT(IRQ8, 0x500), INTC_VECT(IRQ9, 0x520),
  795. INTC_VECT(IRQ10, 0x540),
  796. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  797. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  798. INTC_VECT(HUDI, 0x600),
  799. INTC_VECT(ARC4, 0x620),
  800. INTC_VECT(DMAC0_5, 0x640), INTC_VECT(DMAC0_5, 0x660),
  801. INTC_VECT(DMAC0_5, 0x680), INTC_VECT(DMAC0_5, 0x6a0),
  802. INTC_VECT(DMAC0_5, 0x6c0),
  803. INTC_VECT(IRQ11, 0x6e0),
  804. INTC_VECT(SCIF2, 0x700), INTC_VECT(SCIF2, 0x720),
  805. INTC_VECT(SCIF2, 0x740), INTC_VECT(SCIF2, 0x760),
  806. INTC_VECT(DMAC0_5, 0x780), INTC_VECT(DMAC0_5, 0x7a0),
  807. INTC_VECT(DMAC6_7, 0x7c0), INTC_VECT(DMAC6_7, 0x7e0),
  808. INTC_VECT(USB0, 0x840),
  809. INTC_VECT(IRQ12, 0x880),
  810. INTC_VECT(JMC, 0x8a0),
  811. INTC_VECT(SPI1, 0x8c0),
  812. INTC_VECT(IRQ13, 0x8e0), INTC_VECT(IRQ14, 0x900),
  813. INTC_VECT(USB1, 0x920),
  814. INTC_VECT(TMR01, 0xa00), INTC_VECT(TMR23, 0xa20),
  815. INTC_VECT(TMR45, 0xa40),
  816. INTC_VECT(FRT, 0xa80),
  817. INTC_VECT(LPC, 0xaa0), INTC_VECT(LPC, 0xac0),
  818. INTC_VECT(LPC, 0xae0), INTC_VECT(LPC, 0xb00),
  819. INTC_VECT(LPC, 0xb20),
  820. INTC_VECT(SCIF0, 0xb40), INTC_VECT(SCIF1, 0xb60),
  821. INTC_VECT(SCIF3, 0xb80), INTC_VECT(SCIF3, 0xba0),
  822. INTC_VECT(SCIF3, 0xbc0), INTC_VECT(SCIF3, 0xbe0),
  823. INTC_VECT(PECI0, 0xc00), INTC_VECT(PECI1, 0xc20),
  824. INTC_VECT(PECI2, 0xc40),
  825. INTC_VECT(IRQ15, 0xc60),
  826. INTC_VECT(ETHERC, 0xc80), INTC_VECT(ETHERC, 0xca0),
  827. INTC_VECT(SPI0, 0xcc0),
  828. INTC_VECT(ADC1, 0xce0),
  829. INTC_VECT(DMAC8_11, 0xd00), INTC_VECT(DMAC8_11, 0xd20),
  830. INTC_VECT(DMAC8_11, 0xd40), INTC_VECT(DMAC8_11, 0xd60),
  831. INTC_VECT(SIM, 0xd80), INTC_VECT(SIM, 0xda0),
  832. INTC_VECT(SIM, 0xdc0), INTC_VECT(SIM, 0xde0),
  833. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  834. INTC_VECT(TMU5, 0xe40),
  835. INTC_VECT(ADC0, 0xe60),
  836. INTC_VECT(SCIF4, 0xf00), INTC_VECT(SCIF4, 0xf20),
  837. INTC_VECT(SCIF4, 0xf40), INTC_VECT(SCIF4, 0xf60),
  838. INTC_VECT(IIC0_0, 0x1400), INTC_VECT(IIC0_1, 0x1420),
  839. INTC_VECT(IIC0_2, 0x1440), INTC_VECT(IIC0_3, 0x1460),
  840. INTC_VECT(IIC1_0, 0x1480), INTC_VECT(IIC1_1, 0x14e0),
  841. INTC_VECT(IIC1_2, 0x1500), INTC_VECT(IIC1_3, 0x1520),
  842. INTC_VECT(IIC2_0, 0x1540), INTC_VECT(IIC2_1, 0x1560),
  843. INTC_VECT(IIC2_2, 0x1580), INTC_VECT(IIC2_3, 0x1600),
  844. INTC_VECT(IIC3_0, 0x1620), INTC_VECT(IIC3_1, 0x1640),
  845. INTC_VECT(IIC3_2, 0x16e0), INTC_VECT(IIC3_3, 0x1700),
  846. INTC_VECT(IIC4_0, 0x17c0), INTC_VECT(IIC4_1, 0x1800),
  847. INTC_VECT(IIC4_2, 0x1820), INTC_VECT(IIC4_3, 0x1840),
  848. INTC_VECT(IIC5_0, 0x1860), INTC_VECT(IIC5_1, 0x1880),
  849. INTC_VECT(IIC5_2, 0x18a0), INTC_VECT(IIC5_3, 0x18c0),
  850. INTC_VECT(IIC6_0, 0x18e0), INTC_VECT(IIC6_1, 0x1900),
  851. INTC_VECT(IIC6_2, 0x1920),
  852. INTC_VECT(ONFICTL, 0x1960),
  853. INTC_VECT(IIC6_3, 0x1980),
  854. INTC_VECT(IIC7_0, 0x19a0), INTC_VECT(IIC7_1, 0x1a00),
  855. INTC_VECT(IIC7_2, 0x1a20), INTC_VECT(IIC7_3, 0x1a40),
  856. INTC_VECT(IIC8_0, 0x1a60), INTC_VECT(IIC8_1, 0x1a80),
  857. INTC_VECT(IIC8_2, 0x1aa0), INTC_VECT(IIC8_3, 0x1b40),
  858. INTC_VECT(IIC9_0, 0x1b60), INTC_VECT(IIC9_1, 0x1b80),
  859. INTC_VECT(IIC9_2, 0x1c00), INTC_VECT(IIC9_3, 0x1c20),
  860. INTC_VECT(MMC1, 0x1c60), INTC_VECT(MMC2, 0x1c80),
  861. INTC_VECT(ECCU, 0x1cc0),
  862. INTC_VECT(PCIC, 0x1ce0),
  863. INTC_VECT(G200, 0x1d00),
  864. INTC_VECT(RSPI, 0x1d80), INTC_VECT(RSPI, 0x1da0),
  865. INTC_VECT(RSPI, 0x1dc0), INTC_VECT(RSPI, 0x1de0),
  866. INTC_VECT(PECI3, 0x1ec0), INTC_VECT(PECI4, 0x1ee0),
  867. INTC_VECT(PECI5, 0x1f00),
  868. INTC_VECT(SGPIO, 0x1f80), INTC_VECT(SGPIO, 0x1fa0),
  869. INTC_VECT(SGPIO, 0x1fc0),
  870. INTC_VECT(DMINT12, 0x2400), INTC_VECT(DMINT13, 0x2420),
  871. INTC_VECT(DMINT14, 0x2440), INTC_VECT(DMINT15, 0x2460),
  872. INTC_VECT(DMINT16, 0x2480), INTC_VECT(DMINT17, 0x24e0),
  873. INTC_VECT(DMINT18, 0x2500), INTC_VECT(DMINT19, 0x2520),
  874. INTC_VECT(DMINT20, 0x2540), INTC_VECT(DMINT21, 0x2560),
  875. INTC_VECT(DMINT22, 0x2580), INTC_VECT(DMINT23, 0x2600),
  876. INTC_VECT(DDRECC, 0x2620),
  877. INTC_VECT(TSIP, 0x2640),
  878. INTC_VECT(PCIE_BRIDGE, 0x27c0),
  879. INTC_VECT(WDT0B, 0x2800), INTC_VECT(WDT1B, 0x2820),
  880. INTC_VECT(WDT2B, 0x2840), INTC_VECT(WDT3B, 0x2860),
  881. INTC_VECT(WDT4B, 0x2880), INTC_VECT(WDT5B, 0x28a0),
  882. INTC_VECT(WDT6B, 0x28c0), INTC_VECT(WDT7B, 0x28e0),
  883. INTC_VECT(WDT8B, 0x2900),
  884. INTC_VECT(GETHER0, 0x2960), INTC_VECT(GETHER1, 0x2980),
  885. INTC_VECT(GETHER2, 0x29a0),
  886. INTC_VECT(PBIA, 0x2a00), INTC_VECT(PBIB, 0x2a20),
  887. INTC_VECT(PBIC, 0x2a40),
  888. INTC_VECT(DMAE2, 0x2a60), INTC_VECT(DMAE3, 0x2a80),
  889. INTC_VECT(SERMUX2, 0x2aa0), INTC_VECT(SERMUX3, 0x2b40),
  890. INTC_VECT(LPC5, 0x2b60), INTC_VECT(LPC6, 0x2b80),
  891. INTC_VECT(LPC7, 0x2c00), INTC_VECT(LPC8, 0x2c20),
  892. };
  893. static struct intc_group groups[] __initdata = {
  894. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  895. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  896. };
  897. static struct intc_mask_reg mask_registers[] __initdata = {
  898. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  899. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  900. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  901. { IRL0_LLLL, IRL0_LLLH, IRL0_LLHL, IRL0_LLHH,
  902. IRL0_LHLL, IRL0_LHLH, IRL0_LHHL, IRL0_LHHH,
  903. IRL0_HLLL, IRL0_HLLH, IRL0_HLHL, IRL0_HLHH,
  904. IRL0_HHLL, IRL0_HHLH, IRL0_HHHL, 0,
  905. IRL4_LLLL, IRL4_LLLH, IRL4_LLHL, IRL4_LLHH,
  906. IRL4_LHLL, IRL4_LHLH, IRL4_LHHL, IRL4_LHHH,
  907. IRL4_HLLL, IRL4_HLLH, IRL4_HLHL, IRL4_HLHH,
  908. IRL4_HHLL, IRL4_HHLH, IRL4_HHHL, 0, } },
  909. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  910. { 0, 0, 0, 0, 0, 0, 0, 0,
  911. 0, DMAC8_11, 0, PECI0, LPC, FRT, 0, TMR45,
  912. TMR23, TMR01, 0, 0, 0, 0, 0, DMAC0_5,
  913. HUDI, 0, 0, SCIF3, SCIF2, SDHI, TMU345, TMU012
  914. } },
  915. { 0xffd400d0, 0xffd400d4, 32, /* INT2MSKR1 / INT2MSKCR1 */
  916. { IRQ15, IRQ14, IRQ13, IRQ12, IRQ11, IRQ10, SCIF4, ETHERC,
  917. IRQ9, IRQ8, SCIF1, SCIF0, USB0, 0, 0, USB1,
  918. ADC1, 0, DMAC6_7, ADC0, SPI0, SIM, PECI2, PECI1,
  919. ARC4, 0, SPI1, JMC, 0, 0, 0, DVC
  920. } },
  921. { 0xffd10038, 0xffd1003c, 32, /* INT2MSKR2 / INT2MSKCR2 */
  922. { IIC4_1, IIC4_2, IIC5_0, ONFICTL, 0, 0, SGPIO, 0,
  923. 0, G200, 0, IIC9_2, IIC8_2, IIC8_1, IIC8_0, IIC7_3,
  924. IIC7_2, IIC7_1, IIC6_3, IIC0_0, IIC0_1, IIC0_2, IIC0_3, IIC3_1,
  925. IIC2_3, 0, IIC2_1, IIC9_1, IIC3_3, IIC1_0, 0, IIC2_2
  926. } },
  927. { 0xffd100d0, 0xffd100d4, 32, /* INT2MSKR3 / INT2MSKCR3 */
  928. { MMC1, IIC6_1, IIC6_0, IIC5_1, IIC3_2, IIC2_0, PECI5, MMC2,
  929. IIC1_3, IIC1_2, IIC9_0, IIC8_3, IIC4_3, IIC7_0, 0, IIC6_2,
  930. PCIC, 0, IIC4_0, 0, ECCU, RSPI, 0, IIC9_3,
  931. IIC3_0, 0, IIC5_3, IIC5_2, 0, 0, 0, IIC1_1
  932. } },
  933. { 0xffd20038, 0xffd2003c, 32, /* INT2MSKR4 / INT2MSKCR4 */
  934. { WDT0B, WDT1B, WDT3B, GETHER0, 0, 0, 0, 0,
  935. 0, 0, 0, LPC7, SERMUX2, DMAE3, DMAE2, PBIC,
  936. PBIB, PBIA, GETHER1, DMINT12, DMINT13, DMINT14, DMINT15, TSIP,
  937. DMINT23, 0, DMINT21, LPC6, 0, DMINT16, 0, DMINT22
  938. } },
  939. { 0xffd200d0, 0xffd200d4, 32, /* INT2MSKR5 / INT2MSKCR5 */
  940. { 0, WDT8B, WDT7B, WDT4B, 0, DMINT20, 0, 0,
  941. DMINT19, DMINT18, LPC5, SERMUX3, WDT2B, GETHER2, 0, 0,
  942. 0, 0, PCIE_BRIDGE, 0, 0, 0, 0, LPC8,
  943. DDRECC, 0, WDT6B, WDT5B, 0, 0, 0, DMINT17
  944. } },
  945. };
  946. #define INTPRI 0xffd00010
  947. #define INT2PRI0 0xffd40000
  948. #define INT2PRI1 0xffd40004
  949. #define INT2PRI2 0xffd40008
  950. #define INT2PRI3 0xffd4000c
  951. #define INT2PRI4 0xffd40010
  952. #define INT2PRI5 0xffd40014
  953. #define INT2PRI6 0xffd40018
  954. #define INT2PRI7 0xffd4001c
  955. #define INT2PRI8 0xffd400a0
  956. #define INT2PRI9 0xffd400a4
  957. #define INT2PRI10 0xffd400a8
  958. #define INT2PRI11 0xffd400ac
  959. #define INT2PRI12 0xffd400b0
  960. #define INT2PRI13 0xffd400b4
  961. #define INT2PRI14 0xffd400b8
  962. #define INT2PRI15 0xffd400bc
  963. #define INT2PRI16 0xffd10000
  964. #define INT2PRI17 0xffd10004
  965. #define INT2PRI18 0xffd10008
  966. #define INT2PRI19 0xffd1000c
  967. #define INT2PRI20 0xffd10010
  968. #define INT2PRI21 0xffd10014
  969. #define INT2PRI22 0xffd10018
  970. #define INT2PRI23 0xffd1001c
  971. #define INT2PRI24 0xffd100a0
  972. #define INT2PRI25 0xffd100a4
  973. #define INT2PRI26 0xffd100a8
  974. #define INT2PRI27 0xffd100ac
  975. #define INT2PRI28 0xffd100b0
  976. #define INT2PRI29 0xffd100b4
  977. #define INT2PRI30 0xffd100b8
  978. #define INT2PRI31 0xffd100bc
  979. #define INT2PRI32 0xffd20000
  980. #define INT2PRI33 0xffd20004
  981. #define INT2PRI34 0xffd20008
  982. #define INT2PRI35 0xffd2000c
  983. #define INT2PRI36 0xffd20010
  984. #define INT2PRI37 0xffd20014
  985. #define INT2PRI38 0xffd20018
  986. #define INT2PRI39 0xffd2001c
  987. #define INT2PRI40 0xffd200a0
  988. #define INT2PRI41 0xffd200a4
  989. #define INT2PRI42 0xffd200a8
  990. #define INT2PRI43 0xffd200ac
  991. #define INT2PRI44 0xffd200b0
  992. #define INT2PRI45 0xffd200b4
  993. #define INT2PRI46 0xffd200b8
  994. #define INT2PRI47 0xffd200bc
  995. static struct intc_prio_reg prio_registers[] __initdata = {
  996. { INTPRI, 0, 32, 4, { IRQ0, IRQ1, IRQ2, IRQ3,
  997. IRQ4, IRQ5, IRQ6, IRQ7 } },
  998. { INT2PRI0, 0, 32, 8, { TMU0, TMU1, TMU2, TMU2_TICPI } },
  999. { INT2PRI1, 0, 32, 8, { TMU3, TMU4, TMU5, SDHI } },
  1000. { INT2PRI2, 0, 32, 8, { SCIF2, SCIF3, 0, IRQ8 } },
  1001. { INT2PRI3, 0, 32, 8, { HUDI, DMAC0_5, ADC0, IRQ9 } },
  1002. { INT2PRI4, 0, 32, 8, { IRQ10, 0, TMR01, TMR23 } },
  1003. { INT2PRI5, 0, 32, 8, { TMR45, 0, FRT, LPC } },
  1004. { INT2PRI6, 0, 32, 8, { PECI0, ETHERC, DMAC8_11, 0 } },
  1005. { INT2PRI7, 0, 32, 8, { SCIF4, 0, IRQ11, IRQ12 } },
  1006. { INT2PRI8, 0, 32, 8, { 0, 0, 0, DVC } },
  1007. { INT2PRI9, 0, 32, 8, { ARC4, 0, SPI1, JMC } },
  1008. { INT2PRI10, 0, 32, 8, { SPI0, SIM, PECI2, PECI1 } },
  1009. { INT2PRI11, 0, 32, 8, { ADC1, IRQ13, DMAC6_7, IRQ14 } },
  1010. { INT2PRI12, 0, 32, 8, { USB0, 0, IRQ15, USB1 } },
  1011. { INT2PRI13, 0, 32, 8, { 0, 0, SCIF1, SCIF0 } },
  1012. { INT2PRI16, 0, 32, 8, { IIC2_2, 0, 0, 0 } },
  1013. { INT2PRI17, 0, 32, 8, { 0, 0, 0, IIC1_0 } },
  1014. { INT2PRI18, 0, 32, 8, { IIC3_3, IIC9_1, IIC2_1, IIC1_2 } },
  1015. { INT2PRI19, 0, 32, 8, { IIC2_3, IIC3_1, 0, IIC1_3 } },
  1016. { INT2PRI20, 0, 32, 8, { IIC2_0, IIC6_3, IIC7_1, IIC7_2 } },
  1017. { INT2PRI21, 0, 32, 8, { IIC7_3, IIC8_0, IIC8_1, IIC8_2 } },
  1018. { INT2PRI22, 0, 32, 8, { IIC9_2, MMC2, G200, 0 } },
  1019. { INT2PRI23, 0, 32, 8, { PECI5, SGPIO, IIC3_2, IIC5_1 } },
  1020. { INT2PRI24, 0, 32, 8, { PECI4, PECI3, 0, IIC1_1 } },
  1021. { INT2PRI25, 0, 32, 8, { IIC3_0, 0, IIC5_3, IIC5_2 } },
  1022. { INT2PRI26, 0, 32, 8, { ECCU, RSPI, 0, IIC9_3 } },
  1023. { INT2PRI27, 0, 32, 8, { PCIC, IIC6_0, IIC4_0, IIC6_1 } },
  1024. { INT2PRI28, 0, 32, 8, { IIC4_3, IIC7_0, MMC1, IIC6_2 } },
  1025. { INT2PRI29, 0, 32, 8, { 0, 0, IIC9_0, IIC8_3 } },
  1026. { INT2PRI30, 0, 32, 8, { IIC4_1, IIC4_2, IIC5_0, ONFICTL } },
  1027. { INT2PRI31, 0, 32, 8, { IIC0_0, IIC0_1, IIC0_2, IIC0_3 } },
  1028. { INT2PRI32, 0, 32, 8, { DMINT22, 0, 0, 0 } },
  1029. { INT2PRI33, 0, 32, 8, { 0, 0, 0, DMINT16 } },
  1030. { INT2PRI34, 0, 32, 8, { 0, LPC6, DMINT21, DMINT18 } },
  1031. { INT2PRI35, 0, 32, 8, { DMINT23, TSIP, 0, DMINT19 } },
  1032. { INT2PRI36, 0, 32, 8, { DMINT20, GETHER1, PBIA, PBIB } },
  1033. { INT2PRI37, 0, 32, 8, { PBIC, DMAE2, DMAE3, SERMUX2 } },
  1034. { INT2PRI38, 0, 32, 8, { LPC7, 0, 0, 0 } },
  1035. { INT2PRI39, 0, 32, 8, { 0, 0, 0, WDT4B } },
  1036. { INT2PRI40, 0, 32, 8, { 0, 0, 0, DMINT17 } },
  1037. { INT2PRI41, 0, 32, 8, { DDRECC, 0, WDT6B, WDT5B } },
  1038. { INT2PRI42, 0, 32, 8, { 0, 0, 0, LPC8 } },
  1039. { INT2PRI43, 0, 32, 8, { 0, WDT7B, PCIE_BRIDGE, WDT8B } },
  1040. { INT2PRI44, 0, 32, 8, { WDT2B, GETHER2, 0, 0 } },
  1041. { INT2PRI45, 0, 32, 8, { 0, 0, LPC5, SERMUX3 } },
  1042. { INT2PRI46, 0, 32, 8, { WDT0B, WDT1B, WDT3B, GETHER0 } },
  1043. { INT2PRI47, 0, 32, 8, { DMINT12, DMINT13, DMINT14, DMINT15 } },
  1044. };
  1045. static struct intc_sense_reg sense_registers_irq8to15[] __initdata = {
  1046. { 0xffd100f8, 32, 2, /* ICR2 */ { IRQ15, IRQ14, IRQ13, IRQ12,
  1047. IRQ11, IRQ10, IRQ9, IRQ8 } },
  1048. };
  1049. static DECLARE_INTC_DESC(intc_desc, "sh7757", vectors, groups,
  1050. mask_registers, prio_registers,
  1051. sense_registers_irq8to15);
  1052. /* Support for external interrupt pins in IRQ mode */
  1053. static struct intc_vect vectors_irq0123[] __initdata = {
  1054. INTC_VECT(IRQ0, 0x200), INTC_VECT(IRQ1, 0x240),
  1055. INTC_VECT(IRQ2, 0x280), INTC_VECT(IRQ3, 0x2c0),
  1056. };
  1057. static struct intc_vect vectors_irq4567[] __initdata = {
  1058. INTC_VECT(IRQ4, 0x300), INTC_VECT(IRQ5, 0x340),
  1059. INTC_VECT(IRQ6, 0x380), INTC_VECT(IRQ7, 0x3c0),
  1060. };
  1061. static struct intc_sense_reg sense_registers[] __initdata = {
  1062. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  1063. IRQ4, IRQ5, IRQ6, IRQ7 } },
  1064. };
  1065. static struct intc_mask_reg ack_registers[] __initdata = {
  1066. { 0xffd00024, 0, 32, /* INTREQ */
  1067. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  1068. };
  1069. static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh7757-irq0123",
  1070. vectors_irq0123, NULL, mask_registers,
  1071. prio_registers, sense_registers, ack_registers);
  1072. static DECLARE_INTC_DESC_ACK(intc_desc_irq4567, "sh7757-irq4567",
  1073. vectors_irq4567, NULL, mask_registers,
  1074. prio_registers, sense_registers, ack_registers);
  1075. /* External interrupt pins in IRL mode */
  1076. static struct intc_vect vectors_irl0123[] __initdata = {
  1077. INTC_VECT(IRL0_LLLL, 0x200), INTC_VECT(IRL0_LLLH, 0x220),
  1078. INTC_VECT(IRL0_LLHL, 0x240), INTC_VECT(IRL0_LLHH, 0x260),
  1079. INTC_VECT(IRL0_LHLL, 0x280), INTC_VECT(IRL0_LHLH, 0x2a0),
  1080. INTC_VECT(IRL0_LHHL, 0x2c0), INTC_VECT(IRL0_LHHH, 0x2e0),
  1081. INTC_VECT(IRL0_HLLL, 0x300), INTC_VECT(IRL0_HLLH, 0x320),
  1082. INTC_VECT(IRL0_HLHL, 0x340), INTC_VECT(IRL0_HLHH, 0x360),
  1083. INTC_VECT(IRL0_HHLL, 0x380), INTC_VECT(IRL0_HHLH, 0x3a0),
  1084. INTC_VECT(IRL0_HHHL, 0x3c0),
  1085. };
  1086. static struct intc_vect vectors_irl4567[] __initdata = {
  1087. INTC_VECT(IRL4_LLLL, 0x200), INTC_VECT(IRL4_LLLH, 0x220),
  1088. INTC_VECT(IRL4_LLHL, 0x240), INTC_VECT(IRL4_LLHH, 0x260),
  1089. INTC_VECT(IRL4_LHLL, 0x280), INTC_VECT(IRL4_LHLH, 0x2a0),
  1090. INTC_VECT(IRL4_LHHL, 0x2c0), INTC_VECT(IRL4_LHHH, 0x2e0),
  1091. INTC_VECT(IRL4_HLLL, 0x300), INTC_VECT(IRL4_HLLH, 0x320),
  1092. INTC_VECT(IRL4_HLHL, 0x340), INTC_VECT(IRL4_HLHH, 0x360),
  1093. INTC_VECT(IRL4_HHLL, 0x380), INTC_VECT(IRL4_HHLH, 0x3a0),
  1094. INTC_VECT(IRL4_HHHL, 0x3c0),
  1095. };
  1096. static DECLARE_INTC_DESC(intc_desc_irl0123, "sh7757-irl0123", vectors_irl0123,
  1097. NULL, mask_registers, NULL, NULL);
  1098. static DECLARE_INTC_DESC(intc_desc_irl4567, "sh7757-irl4567", vectors_irl4567,
  1099. NULL, mask_registers, NULL, NULL);
  1100. #define INTC_ICR0 0xffd00000
  1101. #define INTC_INTMSK0 0xffd00044
  1102. #define INTC_INTMSK1 0xffd00048
  1103. #define INTC_INTMSK2 0xffd40080
  1104. #define INTC_INTMSKCLR1 0xffd00068
  1105. #define INTC_INTMSKCLR2 0xffd40084
  1106. void __init plat_irq_setup(void)
  1107. {
  1108. /* disable IRQ3-0 + IRQ7-4 */
  1109. __raw_writel(0xff000000, INTC_INTMSK0);
  1110. /* disable IRL3-0 + IRL7-4 */
  1111. __raw_writel(0xc0000000, INTC_INTMSK1);
  1112. __raw_writel(0xfffefffe, INTC_INTMSK2);
  1113. /* select IRL mode for IRL3-0 + IRL7-4 */
  1114. __raw_writel(__raw_readl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  1115. /* disable holding function, ie enable "SH-4 Mode" */
  1116. __raw_writel(__raw_readl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  1117. register_intc_controller(&intc_desc);
  1118. }
  1119. void __init plat_irq_setup_pins(int mode)
  1120. {
  1121. switch (mode) {
  1122. case IRQ_MODE_IRQ7654:
  1123. /* select IRQ mode for IRL7-4 */
  1124. __raw_writel(__raw_readl(INTC_ICR0) | 0x00400000, INTC_ICR0);
  1125. register_intc_controller(&intc_desc_irq4567);
  1126. break;
  1127. case IRQ_MODE_IRQ3210:
  1128. /* select IRQ mode for IRL3-0 */
  1129. __raw_writel(__raw_readl(INTC_ICR0) | 0x00800000, INTC_ICR0);
  1130. register_intc_controller(&intc_desc_irq0123);
  1131. break;
  1132. case IRQ_MODE_IRL7654:
  1133. /* enable IRL7-4 but don't provide any masking */
  1134. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1135. __raw_writel(0x0000fffe, INTC_INTMSKCLR2);
  1136. break;
  1137. case IRQ_MODE_IRL3210:
  1138. /* enable IRL0-3 but don't provide any masking */
  1139. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1140. __raw_writel(0xfffe0000, INTC_INTMSKCLR2);
  1141. break;
  1142. case IRQ_MODE_IRL7654_MASK:
  1143. /* enable IRL7-4 and mask using cpu intc controller */
  1144. __raw_writel(0x40000000, INTC_INTMSKCLR1);
  1145. register_intc_controller(&intc_desc_irl4567);
  1146. break;
  1147. case IRQ_MODE_IRL3210_MASK:
  1148. /* enable IRL0-3 and mask using cpu intc controller */
  1149. __raw_writel(0x80000000, INTC_INTMSKCLR1);
  1150. register_intc_controller(&intc_desc_irl0123);
  1151. break;
  1152. default:
  1153. BUG();
  1154. }
  1155. }
  1156. void __init plat_mem_setup(void)
  1157. {
  1158. }