r8a77970-cpg-mssr.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * r8a77970 Clock Pulse Generator / Module Standby and Software Reset
  3. *
  4. * Copyright (C) 2017 Cogent Embedded Inc.
  5. *
  6. * Based on r8a7795-cpg-mssr.c
  7. *
  8. * Copyright (C) 2015 Glider bvba
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; version 2 of the License.
  13. */
  14. #include <linux/device.h>
  15. #include <linux/init.h>
  16. #include <linux/kernel.h>
  17. #include <linux/soc/renesas/rcar-rst.h>
  18. #include <dt-bindings/clock/r8a77970-cpg-mssr.h>
  19. #include "renesas-cpg-mssr.h"
  20. #include "rcar-gen3-cpg.h"
  21. enum clk_ids {
  22. /* Core Clock Outputs exported to DT */
  23. LAST_DT_CORE_CLK = R8A77970_CLK_OSC,
  24. /* External Input Clocks */
  25. CLK_EXTAL,
  26. CLK_EXTALR,
  27. /* Internal Core Clocks */
  28. CLK_MAIN,
  29. CLK_PLL0,
  30. CLK_PLL1,
  31. CLK_PLL3,
  32. CLK_PLL1_DIV2,
  33. CLK_PLL1_DIV4,
  34. /* Module Clocks */
  35. MOD_CLK_BASE
  36. };
  37. static const struct cpg_core_clk r8a77970_core_clks[] __initconst = {
  38. /* External Clock Inputs */
  39. DEF_INPUT("extal", CLK_EXTAL),
  40. DEF_INPUT("extalr", CLK_EXTALR),
  41. /* Internal Core Clocks */
  42. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
  43. DEF_BASE(".pll0", CLK_PLL0, CLK_TYPE_GEN3_PLL0, CLK_MAIN),
  44. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
  45. DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
  46. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  47. DEF_FIXED(".pll1_div4", CLK_PLL1_DIV4, CLK_PLL1_DIV2, 2, 1),
  48. /* Core Clock Outputs */
  49. DEF_FIXED("ztr", R8A77970_CLK_ZTR, CLK_PLL1_DIV2, 6, 1),
  50. DEF_FIXED("ztrd2", R8A77970_CLK_ZTRD2, CLK_PLL1_DIV2, 12, 1),
  51. DEF_FIXED("zt", R8A77970_CLK_ZT, CLK_PLL1_DIV2, 4, 1),
  52. DEF_FIXED("zx", R8A77970_CLK_ZX, CLK_PLL1_DIV2, 3, 1),
  53. DEF_FIXED("s1d1", R8A77970_CLK_S1D1, CLK_PLL1_DIV2, 4, 1),
  54. DEF_FIXED("s1d2", R8A77970_CLK_S1D2, CLK_PLL1_DIV2, 8, 1),
  55. DEF_FIXED("s1d4", R8A77970_CLK_S1D4, CLK_PLL1_DIV2, 16, 1),
  56. DEF_FIXED("s2d1", R8A77970_CLK_S2D1, CLK_PLL1_DIV2, 6, 1),
  57. DEF_FIXED("s2d2", R8A77970_CLK_S2D2, CLK_PLL1_DIV2, 12, 1),
  58. DEF_FIXED("s2d4", R8A77970_CLK_S2D4, CLK_PLL1_DIV2, 24, 1),
  59. DEF_FIXED("cl", R8A77970_CLK_CL, CLK_PLL1_DIV2, 48, 1),
  60. DEF_FIXED("cp", R8A77970_CLK_CP, CLK_EXTAL, 2, 1),
  61. DEF_DIV6P1("canfd", R8A77970_CLK_CANFD, CLK_PLL1_DIV4, 0x244),
  62. DEF_DIV6P1("mso", R8A77970_CLK_MSO, CLK_PLL1_DIV4, 0x014),
  63. DEF_DIV6P1("csi0", R8A77970_CLK_CSI0, CLK_PLL1_DIV4, 0x00c),
  64. DEF_FIXED("osc", R8A77970_CLK_OSC, CLK_PLL1_DIV2, 12*1024, 1),
  65. DEF_FIXED("r", R8A77970_CLK_R, CLK_EXTALR, 1, 1),
  66. };
  67. static const struct mssr_mod_clk r8a77970_mod_clks[] __initconst = {
  68. DEF_MOD("ivcp1e", 127, R8A77970_CLK_S2D1),
  69. DEF_MOD("scif4", 203, R8A77970_CLK_S2D4),
  70. DEF_MOD("scif3", 204, R8A77970_CLK_S2D4),
  71. DEF_MOD("scif1", 206, R8A77970_CLK_S2D4),
  72. DEF_MOD("scif0", 207, R8A77970_CLK_S2D4),
  73. DEF_MOD("msiof3", 208, R8A77970_CLK_MSO),
  74. DEF_MOD("msiof2", 209, R8A77970_CLK_MSO),
  75. DEF_MOD("msiof1", 210, R8A77970_CLK_MSO),
  76. DEF_MOD("msiof0", 211, R8A77970_CLK_MSO),
  77. DEF_MOD("mfis", 213, R8A77970_CLK_S2D2),
  78. DEF_MOD("sys-dmac2", 217, R8A77970_CLK_S2D1),
  79. DEF_MOD("sys-dmac1", 218, R8A77970_CLK_S2D1),
  80. DEF_MOD("rwdt", 402, R8A77970_CLK_R),
  81. DEF_MOD("intc-ex", 407, R8A77970_CLK_CP),
  82. DEF_MOD("intc-ap", 408, R8A77970_CLK_S2D1),
  83. DEF_MOD("hscif3", 517, R8A77970_CLK_S2D1),
  84. DEF_MOD("hscif2", 518, R8A77970_CLK_S2D1),
  85. DEF_MOD("hscif1", 519, R8A77970_CLK_S2D1),
  86. DEF_MOD("hscif0", 520, R8A77970_CLK_S2D1),
  87. DEF_MOD("thermal", 522, R8A77970_CLK_CP),
  88. DEF_MOD("pwm", 523, R8A77970_CLK_S2D4),
  89. DEF_MOD("fcpvd0", 603, R8A77970_CLK_S2D1),
  90. DEF_MOD("vspd0", 623, R8A77970_CLK_S2D1),
  91. DEF_MOD("csi40", 716, R8A77970_CLK_CSI0),
  92. DEF_MOD("du0", 724, R8A77970_CLK_S2D1),
  93. DEF_MOD("lvds", 727, R8A77970_CLK_S2D1),
  94. DEF_MOD("vin3", 808, R8A77970_CLK_S2D1),
  95. DEF_MOD("vin2", 809, R8A77970_CLK_S2D1),
  96. DEF_MOD("vin1", 810, R8A77970_CLK_S2D1),
  97. DEF_MOD("vin0", 811, R8A77970_CLK_S2D1),
  98. DEF_MOD("etheravb", 812, R8A77970_CLK_S2D2),
  99. DEF_MOD("gpio5", 907, R8A77970_CLK_CP),
  100. DEF_MOD("gpio4", 908, R8A77970_CLK_CP),
  101. DEF_MOD("gpio3", 909, R8A77970_CLK_CP),
  102. DEF_MOD("gpio2", 910, R8A77970_CLK_CP),
  103. DEF_MOD("gpio1", 911, R8A77970_CLK_CP),
  104. DEF_MOD("gpio0", 912, R8A77970_CLK_CP),
  105. DEF_MOD("can-fd", 914, R8A77970_CLK_S2D2),
  106. DEF_MOD("i2c4", 927, R8A77970_CLK_S2D2),
  107. DEF_MOD("i2c3", 928, R8A77970_CLK_S2D2),
  108. DEF_MOD("i2c2", 929, R8A77970_CLK_S2D2),
  109. DEF_MOD("i2c1", 930, R8A77970_CLK_S2D2),
  110. DEF_MOD("i2c0", 931, R8A77970_CLK_S2D2),
  111. };
  112. static const unsigned int r8a77970_crit_mod_clks[] __initconst = {
  113. MOD_CLK_ID(408), /* INTC-AP (GIC) */
  114. };
  115. /*
  116. * CPG Clock Data
  117. */
  118. /*
  119. * MD EXTAL PLL0 PLL1 PLL3
  120. * 14 13 19 (MHz)
  121. *-------------------------------------------------
  122. * 0 0 0 16.66 x 1 x192 x192 x96
  123. * 0 0 1 16.66 x 1 x192 x192 x80
  124. * 0 1 0 20 x 1 x160 x160 x80
  125. * 0 1 1 20 x 1 x160 x160 x66
  126. * 1 0 0 27 / 2 x236 x236 x118
  127. * 1 0 1 27 / 2 x236 x236 x98
  128. * 1 1 0 33.33 / 2 x192 x192 x96
  129. * 1 1 1 33.33 / 2 x192 x192 x80
  130. */
  131. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 12) | \
  132. (((md) & BIT(13)) >> 12) | \
  133. (((md) & BIT(19)) >> 19))
  134. static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[8] __initconst = {
  135. /* EXTAL div PLL1 mult/div PLL3 mult/div */
  136. { 1, 192, 1, 96, 1, },
  137. { 1, 192, 1, 80, 1, },
  138. { 1, 160, 1, 80, 1, },
  139. { 1, 160, 1, 66, 1, },
  140. { 2, 236, 1, 118, 1, },
  141. { 2, 236, 1, 98, 1, },
  142. { 2, 192, 1, 96, 1, },
  143. { 2, 192, 1, 80, 1, },
  144. };
  145. static int __init r8a77970_cpg_mssr_init(struct device *dev)
  146. {
  147. const struct rcar_gen3_cpg_pll_config *cpg_pll_config;
  148. u32 cpg_mode;
  149. int error;
  150. error = rcar_rst_read_mode_pins(&cpg_mode);
  151. if (error)
  152. return error;
  153. cpg_pll_config = &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  154. return rcar_gen3_cpg_init(cpg_pll_config, CLK_EXTALR, cpg_mode);
  155. }
  156. const struct cpg_mssr_info r8a77970_cpg_mssr_info __initconst = {
  157. /* Core Clocks */
  158. .core_clks = r8a77970_core_clks,
  159. .num_core_clks = ARRAY_SIZE(r8a77970_core_clks),
  160. .last_dt_core_clk = LAST_DT_CORE_CLK,
  161. .num_total_core_clks = MOD_CLK_BASE,
  162. /* Module Clocks */
  163. .mod_clks = r8a77970_mod_clks,
  164. .num_mod_clks = ARRAY_SIZE(r8a77970_mod_clks),
  165. .num_hw_mod_clks = 12 * 32,
  166. /* Critical Module Clocks */
  167. .crit_mod_clks = r8a77970_crit_mod_clks,
  168. .num_crit_mod_clks = ARRAY_SIZE(r8a77970_crit_mod_clks),
  169. /* Callbacks */
  170. .init = r8a77970_cpg_mssr_init,
  171. .cpg_clk_register = rcar_gen3_cpg_clk_register,
  172. };