ccu-sun9i-a80-de.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283
  1. /*
  2. * Copyright (c) 2016 Chen-Yu Tsai. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/of_address.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/reset.h>
  18. #include "ccu_common.h"
  19. #include "ccu_div.h"
  20. #include "ccu_gate.h"
  21. #include "ccu_reset.h"
  22. #include "ccu-sun9i-a80-de.h"
  23. static SUNXI_CCU_GATE(fe0_clk, "fe0", "fe0-div",
  24. 0x00, BIT(0), 0);
  25. static SUNXI_CCU_GATE(fe1_clk, "fe1", "fe1-div",
  26. 0x00, BIT(1), 0);
  27. static SUNXI_CCU_GATE(fe2_clk, "fe2", "fe2-div",
  28. 0x00, BIT(2), 0);
  29. static SUNXI_CCU_GATE(iep_deu0_clk, "iep-deu0", "de",
  30. 0x00, BIT(4), 0);
  31. static SUNXI_CCU_GATE(iep_deu1_clk, "iep-deu1", "de",
  32. 0x00, BIT(5), 0);
  33. static SUNXI_CCU_GATE(be0_clk, "be0", "be0-div",
  34. 0x00, BIT(8), 0);
  35. static SUNXI_CCU_GATE(be1_clk, "be1", "be1-div",
  36. 0x00, BIT(9), 0);
  37. static SUNXI_CCU_GATE(be2_clk, "be2", "be2-div",
  38. 0x00, BIT(10), 0);
  39. static SUNXI_CCU_GATE(iep_drc0_clk, "iep-drc0", "de",
  40. 0x00, BIT(12), 0);
  41. static SUNXI_CCU_GATE(iep_drc1_clk, "iep-drc1", "de",
  42. 0x00, BIT(13), 0);
  43. static SUNXI_CCU_GATE(merge_clk, "merge", "de",
  44. 0x00, BIT(20), 0);
  45. static SUNXI_CCU_GATE(dram_fe0_clk, "dram-fe0", "sdram",
  46. 0x04, BIT(0), 0);
  47. static SUNXI_CCU_GATE(dram_fe1_clk, "dram-fe1", "sdram",
  48. 0x04, BIT(1), 0);
  49. static SUNXI_CCU_GATE(dram_fe2_clk, "dram-fe2", "sdram",
  50. 0x04, BIT(2), 0);
  51. static SUNXI_CCU_GATE(dram_deu0_clk, "dram-deu0", "sdram",
  52. 0x04, BIT(4), 0);
  53. static SUNXI_CCU_GATE(dram_deu1_clk, "dram-deu1", "sdram",
  54. 0x04, BIT(5), 0);
  55. static SUNXI_CCU_GATE(dram_be0_clk, "dram-be0", "sdram",
  56. 0x04, BIT(8), 0);
  57. static SUNXI_CCU_GATE(dram_be1_clk, "dram-be1", "sdram",
  58. 0x04, BIT(9), 0);
  59. static SUNXI_CCU_GATE(dram_be2_clk, "dram-be2", "sdram",
  60. 0x04, BIT(10), 0);
  61. static SUNXI_CCU_GATE(dram_drc0_clk, "dram-drc0", "sdram",
  62. 0x04, BIT(12), 0);
  63. static SUNXI_CCU_GATE(dram_drc1_clk, "dram-drc1", "sdram",
  64. 0x04, BIT(13), 0);
  65. static SUNXI_CCU_GATE(bus_fe0_clk, "bus-fe0", "bus-de",
  66. 0x08, BIT(0), 0);
  67. static SUNXI_CCU_GATE(bus_fe1_clk, "bus-fe1", "bus-de",
  68. 0x08, BIT(1), 0);
  69. static SUNXI_CCU_GATE(bus_fe2_clk, "bus-fe2", "bus-de",
  70. 0x08, BIT(2), 0);
  71. static SUNXI_CCU_GATE(bus_deu0_clk, "bus-deu0", "bus-de",
  72. 0x08, BIT(4), 0);
  73. static SUNXI_CCU_GATE(bus_deu1_clk, "bus-deu1", "bus-de",
  74. 0x08, BIT(5), 0);
  75. static SUNXI_CCU_GATE(bus_be0_clk, "bus-be0", "bus-de",
  76. 0x08, BIT(8), 0);
  77. static SUNXI_CCU_GATE(bus_be1_clk, "bus-be1", "bus-de",
  78. 0x08, BIT(9), 0);
  79. static SUNXI_CCU_GATE(bus_be2_clk, "bus-be2", "bus-de",
  80. 0x08, BIT(10), 0);
  81. static SUNXI_CCU_GATE(bus_drc0_clk, "bus-drc0", "bus-de",
  82. 0x08, BIT(12), 0);
  83. static SUNXI_CCU_GATE(bus_drc1_clk, "bus-drc1", "bus-de",
  84. 0x08, BIT(13), 0);
  85. static SUNXI_CCU_M(fe0_div_clk, "fe0-div", "de", 0x20, 0, 4, 0);
  86. static SUNXI_CCU_M(fe1_div_clk, "fe1-div", "de", 0x20, 4, 4, 0);
  87. static SUNXI_CCU_M(fe2_div_clk, "fe2-div", "de", 0x20, 8, 4, 0);
  88. static SUNXI_CCU_M(be0_div_clk, "be0-div", "de", 0x20, 16, 4, 0);
  89. static SUNXI_CCU_M(be1_div_clk, "be1-div", "de", 0x20, 20, 4, 0);
  90. static SUNXI_CCU_M(be2_div_clk, "be2-div", "de", 0x20, 24, 4, 0);
  91. static struct ccu_common *sun9i_a80_de_clks[] = {
  92. &fe0_clk.common,
  93. &fe1_clk.common,
  94. &fe2_clk.common,
  95. &iep_deu0_clk.common,
  96. &iep_deu1_clk.common,
  97. &be0_clk.common,
  98. &be1_clk.common,
  99. &be2_clk.common,
  100. &iep_drc0_clk.common,
  101. &iep_drc1_clk.common,
  102. &merge_clk.common,
  103. &dram_fe0_clk.common,
  104. &dram_fe1_clk.common,
  105. &dram_fe2_clk.common,
  106. &dram_deu0_clk.common,
  107. &dram_deu1_clk.common,
  108. &dram_be0_clk.common,
  109. &dram_be1_clk.common,
  110. &dram_be2_clk.common,
  111. &dram_drc0_clk.common,
  112. &dram_drc1_clk.common,
  113. &bus_fe0_clk.common,
  114. &bus_fe1_clk.common,
  115. &bus_fe2_clk.common,
  116. &bus_deu0_clk.common,
  117. &bus_deu1_clk.common,
  118. &bus_be0_clk.common,
  119. &bus_be1_clk.common,
  120. &bus_be2_clk.common,
  121. &bus_drc0_clk.common,
  122. &bus_drc1_clk.common,
  123. &fe0_div_clk.common,
  124. &fe1_div_clk.common,
  125. &fe2_div_clk.common,
  126. &be0_div_clk.common,
  127. &be1_div_clk.common,
  128. &be2_div_clk.common,
  129. };
  130. static struct clk_hw_onecell_data sun9i_a80_de_hw_clks = {
  131. .hws = {
  132. [CLK_FE0] = &fe0_clk.common.hw,
  133. [CLK_FE1] = &fe1_clk.common.hw,
  134. [CLK_FE2] = &fe2_clk.common.hw,
  135. [CLK_IEP_DEU0] = &iep_deu0_clk.common.hw,
  136. [CLK_IEP_DEU1] = &iep_deu1_clk.common.hw,
  137. [CLK_BE0] = &be0_clk.common.hw,
  138. [CLK_BE1] = &be1_clk.common.hw,
  139. [CLK_BE2] = &be2_clk.common.hw,
  140. [CLK_IEP_DRC0] = &iep_drc0_clk.common.hw,
  141. [CLK_IEP_DRC1] = &iep_drc1_clk.common.hw,
  142. [CLK_MERGE] = &merge_clk.common.hw,
  143. [CLK_DRAM_FE0] = &dram_fe0_clk.common.hw,
  144. [CLK_DRAM_FE1] = &dram_fe1_clk.common.hw,
  145. [CLK_DRAM_FE2] = &dram_fe2_clk.common.hw,
  146. [CLK_DRAM_DEU0] = &dram_deu0_clk.common.hw,
  147. [CLK_DRAM_DEU1] = &dram_deu1_clk.common.hw,
  148. [CLK_DRAM_BE0] = &dram_be0_clk.common.hw,
  149. [CLK_DRAM_BE1] = &dram_be1_clk.common.hw,
  150. [CLK_DRAM_BE2] = &dram_be2_clk.common.hw,
  151. [CLK_DRAM_DRC0] = &dram_drc0_clk.common.hw,
  152. [CLK_DRAM_DRC1] = &dram_drc1_clk.common.hw,
  153. [CLK_BUS_FE0] = &bus_fe0_clk.common.hw,
  154. [CLK_BUS_FE1] = &bus_fe1_clk.common.hw,
  155. [CLK_BUS_FE2] = &bus_fe2_clk.common.hw,
  156. [CLK_BUS_DEU0] = &bus_deu0_clk.common.hw,
  157. [CLK_BUS_DEU1] = &bus_deu1_clk.common.hw,
  158. [CLK_BUS_BE0] = &bus_be0_clk.common.hw,
  159. [CLK_BUS_BE1] = &bus_be1_clk.common.hw,
  160. [CLK_BUS_BE2] = &bus_be2_clk.common.hw,
  161. [CLK_BUS_DRC0] = &bus_drc0_clk.common.hw,
  162. [CLK_BUS_DRC1] = &bus_drc1_clk.common.hw,
  163. [CLK_FE0_DIV] = &fe0_div_clk.common.hw,
  164. [CLK_FE1_DIV] = &fe1_div_clk.common.hw,
  165. [CLK_FE2_DIV] = &fe2_div_clk.common.hw,
  166. [CLK_BE0_DIV] = &be0_div_clk.common.hw,
  167. [CLK_BE1_DIV] = &be1_div_clk.common.hw,
  168. [CLK_BE2_DIV] = &be2_div_clk.common.hw,
  169. },
  170. .num = CLK_NUMBER,
  171. };
  172. static struct ccu_reset_map sun9i_a80_de_resets[] = {
  173. [RST_FE0] = { 0x0c, BIT(0) },
  174. [RST_FE1] = { 0x0c, BIT(1) },
  175. [RST_FE2] = { 0x0c, BIT(2) },
  176. [RST_DEU0] = { 0x0c, BIT(4) },
  177. [RST_DEU1] = { 0x0c, BIT(5) },
  178. [RST_BE0] = { 0x0c, BIT(8) },
  179. [RST_BE1] = { 0x0c, BIT(9) },
  180. [RST_BE2] = { 0x0c, BIT(10) },
  181. [RST_DRC0] = { 0x0c, BIT(12) },
  182. [RST_DRC1] = { 0x0c, BIT(13) },
  183. [RST_MERGE] = { 0x0c, BIT(20) },
  184. };
  185. static const struct sunxi_ccu_desc sun9i_a80_de_clk_desc = {
  186. .ccu_clks = sun9i_a80_de_clks,
  187. .num_ccu_clks = ARRAY_SIZE(sun9i_a80_de_clks),
  188. .hw_clks = &sun9i_a80_de_hw_clks,
  189. .resets = sun9i_a80_de_resets,
  190. .num_resets = ARRAY_SIZE(sun9i_a80_de_resets),
  191. };
  192. static int sun9i_a80_de_clk_probe(struct platform_device *pdev)
  193. {
  194. struct resource *res;
  195. struct clk *bus_clk;
  196. struct reset_control *rstc;
  197. void __iomem *reg;
  198. int ret;
  199. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  200. reg = devm_ioremap_resource(&pdev->dev, res);
  201. if (IS_ERR(reg))
  202. return PTR_ERR(reg);
  203. bus_clk = devm_clk_get(&pdev->dev, "bus");
  204. if (IS_ERR(bus_clk)) {
  205. ret = PTR_ERR(bus_clk);
  206. if (ret != -EPROBE_DEFER)
  207. dev_err(&pdev->dev, "Couldn't get bus clk: %d\n", ret);
  208. return ret;
  209. }
  210. rstc = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  211. if (IS_ERR(rstc)) {
  212. ret = PTR_ERR(rstc);
  213. if (ret != -EPROBE_DEFER)
  214. dev_err(&pdev->dev,
  215. "Couldn't get reset control: %d\n", ret);
  216. return ret;
  217. }
  218. /* The bus clock needs to be enabled for us to access the registers */
  219. ret = clk_prepare_enable(bus_clk);
  220. if (ret) {
  221. dev_err(&pdev->dev, "Couldn't enable bus clk: %d\n", ret);
  222. return ret;
  223. }
  224. /* The reset control needs to be asserted for the controls to work */
  225. ret = reset_control_deassert(rstc);
  226. if (ret) {
  227. dev_err(&pdev->dev,
  228. "Couldn't deassert reset control: %d\n", ret);
  229. goto err_disable_clk;
  230. }
  231. ret = sunxi_ccu_probe(pdev->dev.of_node, reg,
  232. &sun9i_a80_de_clk_desc);
  233. if (ret)
  234. goto err_assert_reset;
  235. return 0;
  236. err_assert_reset:
  237. reset_control_assert(rstc);
  238. err_disable_clk:
  239. clk_disable_unprepare(bus_clk);
  240. return ret;
  241. }
  242. static const struct of_device_id sun9i_a80_de_clk_ids[] = {
  243. { .compatible = "allwinner,sun9i-a80-de-clks" },
  244. { }
  245. };
  246. static struct platform_driver sun9i_a80_de_clk_driver = {
  247. .probe = sun9i_a80_de_clk_probe,
  248. .driver = {
  249. .name = "sun9i-a80-de-clks",
  250. .of_match_table = sun9i_a80_de_clk_ids,
  251. },
  252. };
  253. builtin_platform_driver(sun9i_a80_de_clk_driver);