comphy_hpipe.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2015-2016 Marvell International Ltd.
  4. */
  5. #ifndef _COMPHY_HPIPE_H_
  6. #define _COMPHY_HPIPE_H_
  7. /* SerDes IP register */
  8. #define SD_EXTERNAL_CONFIG0_REG 0
  9. #define SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET 1
  10. #define SD_EXTERNAL_CONFIG0_SD_PU_PLL_MASK \
  11. (1 << SD_EXTERNAL_CONFIG0_SD_PU_PLL_OFFSET)
  12. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET 3
  13. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_MASK \
  14. (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_RX_OFFSET)
  15. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET 7
  16. #define SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_MASK \
  17. (0xf << SD_EXTERNAL_CONFIG0_SD_PHY_GEN_TX_OFFSET)
  18. #define SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET 11
  19. #define SD_EXTERNAL_CONFIG0_SD_PU_RX_MASK \
  20. (1 << SD_EXTERNAL_CONFIG0_SD_PU_RX_OFFSET)
  21. #define SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET 12
  22. #define SD_EXTERNAL_CONFIG0_SD_PU_TX_MASK \
  23. (1 << SD_EXTERNAL_CONFIG0_SD_PU_TX_OFFSET)
  24. #define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET 14
  25. #define SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_MASK \
  26. (1 << SD_EXTERNAL_CONFIG0_HALF_BUS_MODE_OFFSET)
  27. #define SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET 15
  28. #define SD_EXTERNAL_CONFIG0_MEDIA_MODE_MASK \
  29. (0x1 << SD_EXTERNAL_CONFIG0_MEDIA_MODE_OFFSET)
  30. #define SD_EXTERNAL_CONFIG1_REG 0x4
  31. #define SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET 3
  32. #define SD_EXTERNAL_CONFIG1_RESET_IN_MASK \
  33. (0x1 << SD_EXTERNAL_CONFIG1_RESET_IN_OFFSET)
  34. #define SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET 4
  35. #define SD_EXTERNAL_CONFIG1_RX_INIT_MASK \
  36. (0x1 << SD_EXTERNAL_CONFIG1_RX_INIT_OFFSET)
  37. #define SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET 5
  38. #define SD_EXTERNAL_CONFIG1_RESET_CORE_MASK \
  39. (0x1 << SD_EXTERNAL_CONFIG1_RESET_CORE_OFFSET)
  40. #define SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET 6
  41. #define SD_EXTERNAL_CONFIG1_RF_RESET_IN_MASK \
  42. (0x1 << SD_EXTERNAL_CONFIG1_RF_RESET_IN_OFFSET)
  43. #define SD_EXTERNAL_CONFIG2_REG 0x8
  44. #define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET 4
  45. #define SD_EXTERNAL_CONFIG2_PIN_DFE_EN_MASK \
  46. (0x1 << SD_EXTERNAL_CONFIG2_PIN_DFE_EN_OFFSET)
  47. #define SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET 7
  48. #define SD_EXTERNAL_CONFIG2_SSC_ENABLE_MASK \
  49. (0x1 << SD_EXTERNAL_CONFIG2_SSC_ENABLE_OFFSET)
  50. #define SD_EXTERNAL_STATUS0_REG 0x18
  51. #define SD_EXTERNAL_STATUS0_PLL_TX_OFFSET 2
  52. #define SD_EXTERNAL_STATUS0_PLL_TX_MASK \
  53. (0x1 << SD_EXTERNAL_STATUS0_PLL_TX_OFFSET)
  54. #define SD_EXTERNAL_STATUS0_PLL_RX_OFFSET 3
  55. #define SD_EXTERNAL_STATUS0_PLL_RX_MASK \
  56. (0x1 << SD_EXTERNAL_STATUS0_PLL_RX_OFFSET)
  57. #define SD_EXTERNAL_STATUS0_RX_INIT_OFFSET 4
  58. #define SD_EXTERNAL_STATUS0_RX_INIT_MASK \
  59. (0x1 << SD_EXTERNAL_STATUS0_RX_INIT_OFFSET)
  60. #define SD_EXTERNAL_STATUS0_RF_RESET_IN_OFFSET 6
  61. #define SD_EXTERNAL_STATUS0_RF_RESET_IN_MASK \
  62. (0x1 << SD_EXTERNAL_STATUS0_RF_RESET_IN_OFFSET)
  63. /* HPIPE register */
  64. #define HPIPE_PWR_PLL_REG 0x4
  65. #define HPIPE_PWR_PLL_REF_FREQ_OFFSET 0
  66. #define HPIPE_PWR_PLL_REF_FREQ_MASK \
  67. (0x1f << HPIPE_PWR_PLL_REF_FREQ_OFFSET)
  68. #define HPIPE_PWR_PLL_PHY_MODE_OFFSET 5
  69. #define HPIPE_PWR_PLL_PHY_MODE_MASK \
  70. (0x7 << HPIPE_PWR_PLL_PHY_MODE_OFFSET)
  71. #define HPIPE_KVCO_CALIB_CTRL_REG 0x8
  72. #define HPIPE_KVCO_CALIB_CTRL_MAX_PLL_OFFSET 12
  73. #define HPIPE_KVCO_CALIB_CTRL_MAX_PLL_MASK \
  74. (0x1 << HPIPE_KVCO_CALIB_CTRL_MAX_PLL_OFFSET)
  75. #define HPIPE_CAL_REG1_REG 0xc
  76. #define HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET 10
  77. #define HPIPE_CAL_REG_1_EXT_TXIMP_MASK \
  78. (0x1f << HPIPE_CAL_REG_1_EXT_TXIMP_OFFSET)
  79. #define HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET 15
  80. #define HPIPE_CAL_REG_1_EXT_TXIMP_EN_MASK \
  81. (0x1 << HPIPE_CAL_REG_1_EXT_TXIMP_EN_OFFSET)
  82. #define HPIPE_SQUELCH_FFE_SETTING_REG 0x018
  83. #define HPIPE_DFE_REG0 0x01C
  84. #define HPIPE_DFE_RES_FORCE_OFFSET 15
  85. #define HPIPE_DFE_RES_FORCE_MASK \
  86. (0x1 << HPIPE_DFE_RES_FORCE_OFFSET)
  87. #define HPIPE_DFE_F3_F5_REG 0x028
  88. #define HPIPE_DFE_F3_F5_DFE_EN_OFFSET 14
  89. #define HPIPE_DFE_F3_F5_DFE_EN_MASK \
  90. (0x1 << HPIPE_DFE_F3_F5_DFE_EN_OFFSET)
  91. #define HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET 15
  92. #define HPIPE_DFE_F3_F5_DFE_CTRL_MASK \
  93. (0x1 << HPIPE_DFE_F3_F5_DFE_CTRL_OFFSET)
  94. #define HPIPE_G1_SET_0_REG 0x034
  95. #define HPIPE_G1_SET_0_G1_TX_AMP_OFFSET 1
  96. #define HPIPE_G1_SET_0_G1_TX_AMP_MASK \
  97. (0x1f << HPIPE_G1_SET_0_G1_TX_AMP_OFFSET)
  98. #define HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET 6
  99. #define HPIPE_G1_SET_0_G1_TX_AMP_ADJ_MASK \
  100. (0x1 << HPIPE_G1_SET_0_G1_TX_AMP_ADJ_OFFSET)
  101. #define HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET 7
  102. #define HPIPE_G1_SET_0_G1_TX_EMPH1_MASK \
  103. (0xf << HPIPE_G1_SET_0_G1_TX_EMPH1_OFFSET)
  104. #define HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET 11
  105. #define HPIPE_G1_SET_0_G1_TX_EMPH1_EN_MASK \
  106. (0x1 << HPIPE_G1_SET_0_G1_TX_EMPH1_EN_OFFSET)
  107. #define HPIPE_G1_SET_1_REG 0x038
  108. #define HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET 0
  109. #define HPIPE_G1_SET_1_G1_RX_SELMUPI_MASK \
  110. (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPI_OFFSET)
  111. #define HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET 3
  112. #define HPIPE_G1_SET_1_G1_RX_SELMUPP_MASK \
  113. (0x7 << HPIPE_G1_SET_1_G1_RX_SELMUPP_OFFSET)
  114. #define HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET 6
  115. #define HPIPE_G1_SET_1_G1_RX_SELMUFI_MASK \
  116. (0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFI_OFFSET)
  117. #define HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET 8
  118. #define HPIPE_G1_SET_1_G1_RX_SELMUFF_MASK \
  119. (0x3 << HPIPE_G1_SET_1_G1_RX_SELMUFF_OFFSET)
  120. #define HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET 10
  121. #define HPIPE_G1_SET_1_G1_RX_DFE_EN_MASK \
  122. (0x1 << HPIPE_G1_SET_1_G1_RX_DFE_EN_OFFSET)
  123. #define HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET 11
  124. #define HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_MASK \
  125. (0x3 << HPIPE_G1_SET_1_G1_RX_DIGCK_DIV_OFFSET)
  126. #define HPIPE_G2_SET_0_REG 0x3c
  127. #define HPIPE_G2_SET_0_G2_TX_AMP_OFFSET 1
  128. #define HPIPE_G2_SET_0_G2_TX_AMP_MASK \
  129. (0x1f << HPIPE_G2_SET_0_G2_TX_AMP_OFFSET)
  130. #define HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET 6
  131. #define HPIPE_G2_SET_0_G2_TX_AMP_ADJ_MASK \
  132. (0x1 << HPIPE_G2_SET_0_G2_TX_AMP_ADJ_OFFSET)
  133. #define HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET 7
  134. #define HPIPE_G2_SET_0_G2_TX_EMPH1_MASK \
  135. (0xf << HPIPE_G2_SET_0_G2_TX_EMPH1_OFFSET)
  136. #define HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET 11
  137. #define HPIPE_G2_SET_0_G2_TX_EMPH1_EN_MASK \
  138. (0x1 << HPIPE_G2_SET_0_G2_TX_EMPH1_EN_OFFSET)
  139. #define HPIPE_G2_SET_1_REG 0x040
  140. #define HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET 0
  141. #define HPIPE_G2_SET_1_G2_RX_SELMUPI_MASK \
  142. (0x7 << HPIPE_G2_SET_1_G2_RX_SELMUPI_OFFSET)
  143. #define HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET 3
  144. #define HPIPE_G2_SET_1_G2_RX_SELMUPP_MASK \
  145. (0x7 << HPIPE_G2_SET_1_G2_RX_SELMUPP_OFFSET)
  146. #define HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET 6
  147. #define HPIPE_G2_SET_1_G2_RX_SELMUFI_MASK \
  148. (0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFI_OFFSET)
  149. #define HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET 8
  150. #define HPIPE_G2_SET_1_G2_RX_SELMUFF_MASK \
  151. (0x3 << HPIPE_G2_SET_1_G2_RX_SELMUFF_OFFSET)
  152. #define HPIPE_G2_SET_1_G2_RX_DFE_EN_OFFSET 10
  153. #define HPIPE_G2_SET_1_G2_RX_DFE_EN_MASK \
  154. (0x1 << HPIPE_G2_SET_1_G2_RX_DFE_EN_OFFSET)
  155. #define HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET 11
  156. #define HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_MASK \
  157. (0x3 << HPIPE_G2_SET_1_G2_RX_DIGCK_DIV_OFFSET)
  158. #define HPIPE_G3_SET_0_REG 0x44
  159. #define HPIPE_G3_SET_0_G3_TX_AMP_OFFSET 1
  160. #define HPIPE_G3_SET_0_G3_TX_AMP_MASK \
  161. (0x1f << HPIPE_G3_SET_0_G3_TX_AMP_OFFSET)
  162. #define HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET 6
  163. #define HPIPE_G3_SET_0_G3_TX_AMP_ADJ_MASK \
  164. (0x1 << HPIPE_G3_SET_0_G3_TX_AMP_ADJ_OFFSET)
  165. #define HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET 7
  166. #define HPIPE_G3_SET_0_G3_TX_EMPH1_MASK \
  167. (0xf << HPIPE_G3_SET_0_G3_TX_EMPH1_OFFSET)
  168. #define HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET 11
  169. #define HPIPE_G3_SET_0_G3_TX_EMPH1_EN_MASK \
  170. (0x1 << HPIPE_G3_SET_0_G3_TX_EMPH1_EN_OFFSET)
  171. #define HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET 12
  172. #define HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_MASK \
  173. (0x7 << HPIPE_G3_SET_0_G3_TX_SLEW_RATE_SEL_OFFSET)
  174. #define HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET 15
  175. #define HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_MASK \
  176. (0x1 << HPIPE_G3_SET_0_G3_TX_SLEW_CTRL_EN_OFFSET)
  177. #define HPIPE_G3_SET_1_REG 0x048
  178. #define HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET 0
  179. #define HPIPE_G3_SET_1_G3_RX_SELMUPI_MASK \
  180. (0x7 << HPIPE_G3_SET_1_G3_RX_SELMUPI_OFFSET)
  181. #define HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET 3
  182. #define HPIPE_G3_SET_1_G3_RX_SELMUPF_MASK \
  183. (0x7 << HPIPE_G3_SET_1_G3_RX_SELMUPF_OFFSET)
  184. #define HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET 6
  185. #define HPIPE_G3_SET_1_G3_RX_SELMUFI_MASK \
  186. (0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFI_OFFSET)
  187. #define HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET 8
  188. #define HPIPE_G3_SET_1_G3_RX_SELMUFF_MASK \
  189. (0x3 << HPIPE_G3_SET_1_G3_RX_SELMUFF_OFFSET)
  190. #define HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET 10
  191. #define HPIPE_G3_SET_1_G3_RX_DFE_EN_MASK \
  192. (0x1 << HPIPE_G3_SET_1_G3_RX_DFE_EN_OFFSET)
  193. #define HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET 11
  194. #define HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_MASK \
  195. (0x3 << HPIPE_G3_SET_1_G3_RX_DIGCK_DIV_OFFSET)
  196. #define HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET 13
  197. #define HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_MASK \
  198. (0x1 << HPIPE_G3_SET_1_G3_SAMPLER_INPAIRX2_EN_OFFSET)
  199. #define HPIPE_LOOPBACK_REG 0x08c
  200. #define HPIPE_LOOPBACK_SEL_OFFSET 1
  201. #define HPIPE_LOOPBACK_SEL_MASK \
  202. (0x7 << HPIPE_LOOPBACK_SEL_OFFSET)
  203. #define HPIPE_SYNC_PATTERN_REG 0x090
  204. #define HPIPE_INTERFACE_REG 0x94
  205. #define HPIPE_INTERFACE_GEN_MAX_OFFSET 10
  206. #define HPIPE_INTERFACE_GEN_MAX_MASK \
  207. (0x3 << HPIPE_INTERFACE_GEN_MAX_OFFSET)
  208. #define HPIPE_INTERFACE_DET_BYPASS_OFFSET 12
  209. #define HPIPE_INTERFACE_DET_BYPASS_MASK \
  210. (0x1 << HPIPE_INTERFACE_DET_BYPASS_OFFSET)
  211. #define HPIPE_INTERFACE_LINK_TRAIN_OFFSET 14
  212. #define HPIPE_INTERFACE_LINK_TRAIN_MASK \
  213. (0x1 << HPIPE_INTERFACE_LINK_TRAIN_OFFSET)
  214. #define HPIPE_ISOLATE_MODE_REG 0x98
  215. #define HPIPE_ISOLATE_MODE_GEN_RX_OFFSET 0
  216. #define HPIPE_ISOLATE_MODE_GEN_RX_MASK \
  217. (0xf << HPIPE_ISOLATE_MODE_GEN_RX_OFFSET)
  218. #define HPIPE_ISOLATE_MODE_GEN_TX_OFFSET 4
  219. #define HPIPE_ISOLATE_MODE_GEN_TX_MASK \
  220. (0xf << HPIPE_ISOLATE_MODE_GEN_TX_OFFSET)
  221. #define HPIPE_G1_SET_2_REG 0xf4
  222. #define HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET 0
  223. #define HPIPE_G1_SET_2_G1_TX_EMPH0_MASK \
  224. (0xf << HPIPE_G1_SET_2_G1_TX_EMPH0_OFFSET)
  225. #define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_OFFSET 4
  226. #define HPIPE_G1_SET_2_G1_TX_EMPH0_EN_MASK \
  227. (0x1 << HPIPE_G1_SET_2_G1_TX_EMPH0_MASK)
  228. #define HPIPE_VTHIMPCAL_CTRL_REG 0x104
  229. #define HPIPE_VDD_CAL_CTRL_REG 0x114
  230. #define HPIPE_EXT_SELLV_RXSAMPL_OFFSET 5
  231. #define HPIPE_EXT_SELLV_RXSAMPL_MASK \
  232. (0x1f << HPIPE_EXT_SELLV_RXSAMPL_OFFSET)
  233. #define HPIPE_VDD_CAL_0_REG 0x108
  234. #define HPIPE_CAL_VDD_CONT_MODE_OFFSET 15
  235. #define HPIPE_CAL_VDD_CONT_MODE_MASK \
  236. (0x1 << HPIPE_CAL_VDD_CONT_MODE_OFFSET)
  237. #define HPIPE_PCIE_REG0 0x120
  238. #define HPIPE_PCIE_IDLE_SYNC_OFFSET 12
  239. #define HPIPE_PCIE_IDLE_SYNC_MASK \
  240. (0x1 << HPIPE_PCIE_IDLE_SYNC_OFFSET)
  241. #define HPIPE_PCIE_SEL_BITS_OFFSET 13
  242. #define HPIPE_PCIE_SEL_BITS_MASK \
  243. (0x3 << HPIPE_PCIE_SEL_BITS_OFFSET)
  244. #define HPIPE_LANE_ALIGN_REG 0x124
  245. #define HPIPE_LANE_ALIGN_OFF_OFFSET 12
  246. #define HPIPE_LANE_ALIGN_OFF_MASK \
  247. (0x1 << HPIPE_LANE_ALIGN_OFF_OFFSET)
  248. #define HPIPE_MISC_REG 0x13C
  249. #define HPIPE_MISC_CLK100M_125M_OFFSET 4
  250. #define HPIPE_MISC_CLK100M_125M_MASK \
  251. (0x1 << HPIPE_MISC_CLK100M_125M_OFFSET)
  252. #define HPIPE_MISC_ICP_FORCE_OFFSET 5
  253. #define HPIPE_MISC_ICP_FORCE_MASK \
  254. (0x1 << HPIPE_MISC_ICP_FORCE_OFFSET)
  255. #define HPIPE_MISC_TXDCLK_2X_OFFSET 6
  256. #define HPIPE_MISC_TXDCLK_2X_MASK \
  257. (0x1 << HPIPE_MISC_TXDCLK_2X_OFFSET)
  258. #define HPIPE_MISC_CLK500_EN_OFFSET 7
  259. #define HPIPE_MISC_CLK500_EN_MASK \
  260. (0x1 << HPIPE_MISC_CLK500_EN_OFFSET)
  261. #define HPIPE_MISC_REFCLK_SEL_OFFSET 10
  262. #define HPIPE_MISC_REFCLK_SEL_MASK \
  263. (0x1 << HPIPE_MISC_REFCLK_SEL_OFFSET)
  264. #define HPIPE_RX_CONTROL_1_REG 0x140
  265. #define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET 11
  266. #define HPIPE_RX_CONTROL_1_RXCLK2X_SEL_MASK \
  267. (0x1 << HPIPE_RX_CONTROL_1_RXCLK2X_SEL_OFFSET)
  268. #define HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET 12
  269. #define HPIPE_RX_CONTROL_1_CLK8T_EN_MASK \
  270. (0x1 << HPIPE_RX_CONTROL_1_CLK8T_EN_OFFSET)
  271. #define HPIPE_PWR_CTR_REG 0x148
  272. #define HPIPE_PWR_CTR_RST_DFE_OFFSET 0
  273. #define HPIPE_PWR_CTR_RST_DFE_MASK \
  274. (0x1 << HPIPE_PWR_CTR_RST_DFE_OFFSET)
  275. #define HPIPE_PWR_CTR_SFT_RST_OFFSET 10
  276. #define HPIPE_PWR_CTR_SFT_RST_MASK \
  277. (0x1 << HPIPE_PWR_CTR_SFT_RST_OFFSET)
  278. #define HPIPE_SPD_DIV_FORCE_REG 0x154
  279. #define HPIPE_TXDIGCK_DIV_FORCE_OFFSET 7
  280. #define HPIPE_TXDIGCK_DIV_FORCE_MASK \
  281. (0x1 << HPIPE_TXDIGCK_DIV_FORCE_OFFSET)
  282. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET 8
  283. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_MASK \
  284. (0x3 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_OFFSET)
  285. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET 10
  286. #define HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_MASK \
  287. (0x1 << HPIPE_SPD_DIV_FORCE_RX_SPD_DIV_FORCE_OFFSET)
  288. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET 13
  289. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_MASK \
  290. (0x3 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_OFFSET)
  291. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET 15
  292. #define HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_MASK \
  293. (0x1 << HPIPE_SPD_DIV_FORCE_TX_SPD_DIV_FORCE_OFFSET)
  294. #define HPIPE_PLLINTP_REG1 0x150
  295. #define HPIPE_SAMPLER_N_PROC_CALIB_CTRL_REG 0x16C
  296. #define HPIPE_RX_SAMPLER_OS_GAIN_OFFSET 6
  297. #define HPIPE_RX_SAMPLER_OS_GAIN_MASK \
  298. (0x3 << HPIPE_RX_SAMPLER_OS_GAIN_OFFSET)
  299. #define HPIPE_SMAPLER_OFFSET 12
  300. #define HPIPE_SMAPLER_MASK \
  301. (0x1 << HPIPE_SMAPLER_OFFSET)
  302. #define HPIPE_TX_REG1_REG 0x174
  303. #define HPIPE_TX_REG1_TX_EMPH_RES_OFFSET 5
  304. #define HPIPE_TX_REG1_TX_EMPH_RES_MASK \
  305. (0x3 << HPIPE_TX_REG1_TX_EMPH_RES_OFFSET)
  306. #define HPIPE_TX_REG1_SLC_EN_OFFSET 10
  307. #define HPIPE_TX_REG1_SLC_EN_MASK \
  308. (0x3f << HPIPE_TX_REG1_SLC_EN_OFFSET)
  309. #define HPIPE_PWR_CTR_DTL_REG 0x184
  310. #define HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET 0
  311. #define HPIPE_PWR_CTR_DTL_SQ_DET_EN_MASK \
  312. (0x1 << HPIPE_PWR_CTR_DTL_SQ_DET_EN_OFFSET)
  313. #define HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET 1
  314. #define HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_MASK \
  315. (0x1 << HPIPE_PWR_CTR_DTL_SQ_PLOOP_EN_OFFSET)
  316. #define HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET 2
  317. #define HPIPE_PWR_CTR_DTL_FLOOP_EN_MASK \
  318. (0x1 << HPIPE_PWR_CTR_DTL_FLOOP_EN_OFFSET)
  319. #define HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET 4
  320. #define HPIPE_PWR_CTR_DTL_CLAMPING_SEL_MASK \
  321. (0x7 << HPIPE_PWR_CTR_DTL_CLAMPING_SEL_OFFSET)
  322. #define HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET 10
  323. #define HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_MASK \
  324. (0x1 << HPIPE_PWR_CTR_DTL_INTPCLK_DIV_FORCE_OFFSET)
  325. #define HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET 12
  326. #define HPIPE_PWR_CTR_DTL_CLK_MODE_MASK \
  327. (0x3 << HPIPE_PWR_CTR_DTL_CLK_MODE_OFFSET)
  328. #define HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET 14
  329. #define HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_MASK \
  330. (1 << HPIPE_PWR_CTR_DTL_CLK_MODE_FORCE_OFFSET)
  331. #define HPIPE_PHASE_CONTROL_REG 0x188
  332. #define HPIPE_OS_PH_OFFSET_OFFSET 0
  333. #define HPIPE_OS_PH_OFFSET_MASK \
  334. (0x7f << HPIPE_OS_PH_OFFSET_OFFSET)
  335. #define HPIPE_OS_PH_OFFSET_FORCE_OFFSET 7
  336. #define HPIPE_OS_PH_OFFSET_FORCE_MASK \
  337. (0x1 << HPIPE_OS_PH_OFFSET_FORCE_OFFSET)
  338. #define HPIPE_OS_PH_VALID_OFFSET 8
  339. #define HPIPE_OS_PH_VALID_MASK \
  340. (0x1 << HPIPE_OS_PH_VALID_OFFSET)
  341. #define HPIPE_FRAME_DETECT_CTRL_0_REG 0x214
  342. #define HPIPE_TRAIN_PAT_NUM_OFFSET 0x7
  343. #define HPIPE_TRAIN_PAT_NUM_MASK \
  344. (0x1FF << HPIPE_TRAIN_PAT_NUM_OFFSET)
  345. #define HPIPE_FRAME_DETECT_CTRL_3_REG 0x220
  346. #define HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET 12
  347. #define HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_MASK \
  348. (0x1 << HPIPE_PATTERN_LOCK_LOST_TIMEOUT_EN_OFFSET)
  349. #define HPIPE_DME_REG 0x228
  350. #define HPIPE_DME_ETHERNET_MODE_OFFSET 7
  351. #define HPIPE_DME_ETHERNET_MODE_MASK \
  352. (0x1 << HPIPE_DME_ETHERNET_MODE_OFFSET)
  353. #define HPIPE_TX_TRAIN_CTRL_0_REG 0x268
  354. #define HPIPE_TX_TRAIN_P2P_HOLD_OFFSET 15
  355. #define HPIPE_TX_TRAIN_P2P_HOLD_MASK \
  356. (0x1 << HPIPE_TX_TRAIN_P2P_HOLD_OFFSET)
  357. #define HPIPE_TX_TRAIN_CTRL_REG 0x26C
  358. #define HPIPE_TX_TRAIN_CTRL_G1_OFFSET 0
  359. #define HPIPE_TX_TRAIN_CTRL_G1_MASK \
  360. (0x1 << HPIPE_TX_TRAIN_CTRL_G1_OFFSET)
  361. #define HPIPE_TX_TRAIN_CTRL_GN1_OFFSET 1
  362. #define HPIPE_TX_TRAIN_CTRL_GN1_MASK \
  363. (0x1 << HPIPE_TX_TRAIN_CTRL_GN1_OFFSET)
  364. #define HPIPE_TX_TRAIN_CTRL_G0_OFFSET 2
  365. #define HPIPE_TX_TRAIN_CTRL_G0_MASK \
  366. (0x1 << HPIPE_TX_TRAIN_CTRL_G0_OFFSET)
  367. #define HPIPE_TX_TRAIN_CTRL_4_REG 0x278
  368. #define HPIPE_TRX_TRAIN_TIMER_OFFSET 0
  369. #define HPIPE_TRX_TRAIN_TIMER_MASK \
  370. (0x3FF << HPIPE_TRX_TRAIN_TIMER_OFFSET)
  371. #define HPIPE_PCIE_REG1 0x288
  372. #define HPIPE_PCIE_REG3 0x290
  373. #define HPIPE_TX_TRAIN_CTRL_5_REG 0x2A4
  374. #define HPIPE_RX_TRAIN_TIMER_OFFSET 0
  375. #define HPIPE_RX_TRAIN_TIMER_MASK \
  376. (0x3ff << HPIPE_RX_TRAIN_TIMER_OFFSET)
  377. #define HPIPE_TX_TRAIN_START_SQ_EN_OFFSET 11
  378. #define HPIPE_TX_TRAIN_START_SQ_EN_MASK \
  379. (0x1 << HPIPE_TX_TRAIN_START_SQ_EN_OFFSET)
  380. #define HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET 12
  381. #define HPIPE_TX_TRAIN_START_FRM_DET_EN_MASK \
  382. (0x1 << HPIPE_TX_TRAIN_START_FRM_DET_EN_OFFSET)
  383. #define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET 13
  384. #define HPIPE_TX_TRAIN_START_FRM_LOCK_EN_MASK \
  385. (0x1 << HPIPE_TX_TRAIN_START_FRM_LOCK_EN_OFFSET)
  386. #define HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET 14
  387. #define HPIPE_TX_TRAIN_WAIT_TIME_EN_MASK \
  388. (0x1 << HPIPE_TX_TRAIN_WAIT_TIME_EN_OFFSET)
  389. #define HPIPE_TX_TRAIN_REG 0x31C
  390. #define HPIPE_TX_TRAIN_CHK_INIT_OFFSET 4
  391. #define HPIPE_TX_TRAIN_CHK_INIT_MASK \
  392. (0x1 << HPIPE_TX_TRAIN_CHK_INIT_OFFSET)
  393. #define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET 7
  394. #define HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_MASK \
  395. (0x1 << HPIPE_TX_TRAIN_COE_FM_PIN_PCIE3_OFFSET)
  396. #define HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET 8
  397. #define HPIPE_TX_TRAIN_16BIT_AUTO_EN_MASK \
  398. (0x1 << HPIPE_TX_TRAIN_16BIT_AUTO_EN_OFFSET)
  399. #define HPIPE_TX_TRAIN_PAT_SEL_OFFSET 9
  400. #define HPIPE_TX_TRAIN_PAT_SEL_MASK \
  401. (0x1 << HPIPE_TX_TRAIN_PAT_SEL_OFFSET)
  402. #define HPIPE_CDR_CONTROL_REG 0x418
  403. #define HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET 12
  404. #define HPIPE_CDR_RX_MAX_DFE_ADAPT_1_MASK \
  405. (0x3 << HPIPE_CDR_RX_MAX_DFE_ADAPT_1_OFFSET)
  406. #define HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET 9
  407. #define HPIPE_CDR_MAX_DFE_ADAPT_0_MASK \
  408. (0x7 << HPIPE_CDR_MAX_DFE_ADAPT_0_OFFSET)
  409. #define HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET 6
  410. #define HPIPE_CDR_MAX_DFE_ADAPT_1_MASK \
  411. (0x7 << HPIPE_CDR_MAX_DFE_ADAPT_1_OFFSET)
  412. #define HPIPE_TX_TRAIN_CTRL_11_REG 0x438
  413. #define HPIPE_TX_STATUS_CHECK_MODE_OFFSET 6
  414. #define HPIPE_TX_TX_STATUS_CHECK_MODE_MASK \
  415. (0x1 << HPIPE_TX_STATUS_CHECK_MODE_OFFSET)
  416. #define HPIPE_TX_NUM_OF_PRESET_OFFSET 10
  417. #define HPIPE_TX_NUM_OF_PRESET_MASK \
  418. (0x7 << HPIPE_TX_NUM_OF_PRESET_OFFSET)
  419. #define HPIPE_TX_SWEEP_PRESET_EN_OFFSET 15
  420. #define HPIPE_TX_SWEEP_PRESET_EN_MASK \
  421. (0x1 << HPIPE_TX_SWEEP_PRESET_EN_OFFSET)
  422. #define HPIPE_G1_SETTINGS_3_REG 0x440
  423. #define HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET 0
  424. #define HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_MASK \
  425. (0xf << HPIPE_G1_SETTINGS_3_G1_FFE_CAP_SEL_OFFSET)
  426. #define HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET 4
  427. #define HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_MASK \
  428. (0x7 << HPIPE_G1_SETTINGS_3_G1_FFE_RES_SEL_OFFSET)
  429. #define HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET 7
  430. #define HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_MASK \
  431. (0x1 << HPIPE_G1_SETTINGS_3_G1_FFE_SETTING_FORCE_OFFSET)
  432. #define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET 9
  433. #define HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_MASK \
  434. (0x1 << HPIPE_G1_SETTINGS_3_G1_FBCK_SEL_OFFSET)
  435. #define HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET 12
  436. #define HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_MASK \
  437. (0x3 << HPIPE_G1_SETTINGS_3_G1_FFE_DEG_RES_LEVEL_OFFSET)
  438. #define HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET 14
  439. #define HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_MASK \
  440. (0x3 << HPIPE_G1_SETTINGS_3_G1_FFE_LOAD_RES_LEVEL_OFFSET)
  441. #define HPIPE_G1_SETTINGS_4_REG 0x444
  442. #define HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET 8
  443. #define HPIPE_G1_SETTINGS_4_G1_DFE_RES_MASK \
  444. (0x3 << HPIPE_G1_SETTINGS_4_G1_DFE_RES_OFFSET)
  445. #define HPIPE_G2_SETTINGS_3_REG 0x448
  446. #define HPIPE_G2_SETTINGS_4_REG 0x44c
  447. #define HPIPE_G2_DFE_RES_OFFSET 8
  448. #define HPIPE_G2_DFE_RES_MASK \
  449. (0x3 << HPIPE_G2_DFE_RES_OFFSET)
  450. #define HPIPE_G3_SETTING_3_REG 0x450
  451. #define HPIPE_G3_FFE_CAP_SEL_OFFSET 0
  452. #define HPIPE_G3_FFE_CAP_SEL_MASK \
  453. (0xf << HPIPE_G3_FFE_CAP_SEL_OFFSET)
  454. #define HPIPE_G3_FFE_RES_SEL_OFFSET 4
  455. #define HPIPE_G3_FFE_RES_SEL_MASK \
  456. (0x7 << HPIPE_G3_FFE_RES_SEL_OFFSET)
  457. #define HPIPE_G3_FFE_SETTING_FORCE_OFFSET 7
  458. #define HPIPE_G3_FFE_SETTING_FORCE_MASK \
  459. (0x1 << HPIPE_G3_FFE_SETTING_FORCE_OFFSET)
  460. #define HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET 12
  461. #define HPIPE_G3_FFE_DEG_RES_LEVEL_MASK \
  462. (0x3 << HPIPE_G3_FFE_DEG_RES_LEVEL_OFFSET)
  463. #define HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET 14
  464. #define HPIPE_G3_FFE_LOAD_RES_LEVEL_MASK \
  465. (0x3 << HPIPE_G3_FFE_LOAD_RES_LEVEL_OFFSET)
  466. #define HPIPE_G3_SETTING_4_REG 0x454
  467. #define HPIPE_G3_DFE_RES_OFFSET 8
  468. #define HPIPE_G3_DFE_RES_MASK \
  469. (0x3 << HPIPE_G3_DFE_RES_OFFSET)
  470. #define HPIPE_TX_PRESET_INDEX_REG 0x468
  471. #define HPIPE_TX_PRESET_INDEX_OFFSET 0
  472. #define HPIPE_TX_PRESET_INDEX_MASK \
  473. (0xf << HPIPE_TX_PRESET_INDEX_OFFSET)
  474. #define HPIPE_DFE_CONTROL_REG 0x470
  475. #define HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET 14
  476. #define HPIPE_DFE_TX_MAX_DFE_ADAPT_MASK \
  477. (0x3 << HPIPE_DFE_TX_MAX_DFE_ADAPT_OFFSET)
  478. #define HPIPE_DFE_CTRL_28_REG 0x49C
  479. #define HPIPE_DFE_CTRL_28_PIPE4_OFFSET 7
  480. #define HPIPE_DFE_CTRL_28_PIPE4_MASK \
  481. (0x1 << HPIPE_DFE_CTRL_28_PIPE4_OFFSET)
  482. #define HPIPE_G1_SETTING_5_REG 0x538
  483. #define HPIPE_G1_SETTING_5_G1_ICP_OFFSET 0
  484. #define HPIPE_G1_SETTING_5_G1_ICP_MASK \
  485. (0xf << HPIPE_G1_SETTING_5_G1_ICP_OFFSET)
  486. #define HPIPE_G3_SETTING_5_REG 0x548
  487. #define HPIPE_G3_SETTING_5_G3_ICP_OFFSET 0
  488. #define HPIPE_G3_SETTING_5_G3_ICP_MASK \
  489. (0xf << HPIPE_G3_SETTING_5_G3_ICP_OFFSET)
  490. #define HPIPE_LANE_CONFIG0_REG 0x600
  491. #define HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET 0
  492. #define HPIPE_LANE_CONFIG0_TXDEEMPH0_MASK \
  493. (0x1 << HPIPE_LANE_CONFIG0_TXDEEMPH0_OFFSET)
  494. #define HPIPE_LANE_CONFIG1_REG 0x604
  495. #define HPIPE_LANE_CONFIG1_MAX_PLL_OFFSET 9
  496. #define HPIPE_LANE_CONFIG1_MAX_PLL_MASK \
  497. (0x1 << HPIPE_LANE_CONFIG1_MAX_PLL_OFFSET)
  498. #define HPIPE_LANE_CONFIG1_GEN2_PLL_OFFSET 10
  499. #define HPIPE_LANE_CONFIG1_GEN2_PLL_MASK \
  500. (0x1 << HPIPE_LANE_CONFIG1_GEN2_PLL_OFFSET)
  501. #define HPIPE_LANE_STATUS1_REG 0x60C
  502. #define HPIPE_LANE_STATUS1_PCLK_EN_OFFSET 0
  503. #define HPIPE_LANE_STATUS1_PCLK_EN_MASK \
  504. (0x1 << HPIPE_LANE_STATUS1_PCLK_EN_OFFSET)
  505. #define HPIPE_LANE_CFG4_REG 0x620
  506. #define HPIPE_LANE_CFG4_DFE_CTRL_OFFSET 0
  507. #define HPIPE_LANE_CFG4_DFE_CTRL_MASK \
  508. (0x7 << HPIPE_LANE_CFG4_DFE_CTRL_OFFSET)
  509. #define HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET 3
  510. #define HPIPE_LANE_CFG4_DFE_EN_SEL_MASK \
  511. (0x1 << HPIPE_LANE_CFG4_DFE_EN_SEL_OFFSET)
  512. #define HPIPE_LANE_CFG4_DFE_OVER_OFFSET 6
  513. #define HPIPE_LANE_CFG4_DFE_OVER_MASK \
  514. (0x1 << HPIPE_LANE_CFG4_DFE_OVER_OFFSET)
  515. #define HPIPE_LANE_CFG4_SSC_CTRL_OFFSET 7
  516. #define HPIPE_LANE_CFG4_SSC_CTRL_MASK \
  517. (0x1 << HPIPE_LANE_CFG4_SSC_CTRL_OFFSET)
  518. #define HPIPE_LANE_EQU_CONFIG_0_REG 0x69C
  519. #define HPIPE_CFG_PHY_RC_EP_OFFSET 12
  520. #define HPIPE_CFG_PHY_RC_EP_MASK \
  521. (0x1 << HPIPE_CFG_PHY_RC_EP_OFFSET)
  522. #define HPIPE_LANE_EQ_CFG1_REG 0x6a0
  523. #define HPIPE_CFG_UPDATE_POLARITY_OFFSET 12
  524. #define HPIPE_CFG_UPDATE_POLARITY_MASK \
  525. (0x1 << HPIPE_CFG_UPDATE_POLARITY_OFFSET)
  526. #define HPIPE_LANE_EQ_REMOTE_SETTING_REG 0x6f8
  527. #define HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET 0
  528. #define HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_MASK \
  529. (0x1 << HPIPE_LANE_CFG_FOM_DIRN_OVERRIDE_OFFSET)
  530. #define HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET 1
  531. #define HPIPE_LANE_CFG_FOM_ONLY_MODE_MASK \
  532. (0x1 << HPIPE_LANE_CFG_FOM_ONLY_MODE_OFFFSET)
  533. #define HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET 2
  534. #define HPIPE_LANE_CFG_FOM_PRESET_VECTOR_MASK \
  535. (0xf << HPIPE_LANE_CFG_FOM_PRESET_VECTOR_OFFSET)
  536. #define HPIPE_RST_CLK_CTRL_REG 0x704
  537. #define HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET 0
  538. #define HPIPE_RST_CLK_CTRL_PIPE_RST_MASK \
  539. (0x1 << HPIPE_RST_CLK_CTRL_PIPE_RST_OFFSET)
  540. #define HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET 2
  541. #define HPIPE_RST_CLK_CTRL_FIXED_PCLK_MASK \
  542. (0x1 << HPIPE_RST_CLK_CTRL_FIXED_PCLK_OFFSET)
  543. #define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET 3
  544. #define HPIPE_RST_CLK_CTRL_PIPE_WIDTH_MASK \
  545. (0x1 << HPIPE_RST_CLK_CTRL_PIPE_WIDTH_OFFSET)
  546. #define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET 9
  547. #define HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_MASK \
  548. (0x1 << HPIPE_RST_CLK_CTRL_CORE_FREQ_SEL_OFFSET)
  549. #define HPIPE_TST_MODE_CTRL_REG 0x708
  550. #define HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET 2
  551. #define HPIPE_TST_MODE_CTRL_MODE_MARGIN_MASK \
  552. (0x1 << HPIPE_TST_MODE_CTRL_MODE_MARGIN_OFFSET)
  553. #define HPIPE_CLK_SRC_LO_REG 0x70c
  554. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET 1
  555. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_MASK \
  556. (0x1 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SEL_OFFSET)
  557. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET 2
  558. #define HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_MASK \
  559. (0x3 << HPIPE_CLK_SRC_LO_BUNDLE_PERIOD_SCALE_OFFSET)
  560. #define HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET 5
  561. #define HPIPE_CLK_SRC_LO_PLL_RDY_DL_MASK \
  562. (0x7 << HPIPE_CLK_SRC_LO_PLL_RDY_DL_OFFSET)
  563. #define HPIPE_CLK_SRC_HI_REG 0x710
  564. #define HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET 0
  565. #define HPIPE_CLK_SRC_HI_LANE_STRT_MASK \
  566. (0x1 << HPIPE_CLK_SRC_HI_LANE_STRT_OFFSET)
  567. #define HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET 1
  568. #define HPIPE_CLK_SRC_HI_LANE_BREAK_MASK \
  569. (0x1 << HPIPE_CLK_SRC_HI_LANE_BREAK_OFFSET)
  570. #define HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET 2
  571. #define HPIPE_CLK_SRC_HI_LANE_MASTER_MASK \
  572. (0x1 << HPIPE_CLK_SRC_HI_LANE_MASTER_OFFSET)
  573. #define HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET 7
  574. #define HPIPE_CLK_SRC_HI_MODE_PIPE_MASK \
  575. (0x1 << HPIPE_CLK_SRC_HI_MODE_PIPE_OFFSET)
  576. #define HPIPE_GLOBAL_MISC_CTRL 0x718
  577. #define HPIPE_GLOBAL_PM_CTRL 0x740
  578. #define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET 0
  579. #define HPIPE_GLOBAL_PM_RXDLOZ_WAIT_MASK \
  580. (0xFF << HPIPE_GLOBAL_PM_RXDLOZ_WAIT_OFFSET)
  581. #endif /* _COMPHY_HPIPE_H_ */