io.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * arch/arm/include/asm/io.h
  3. *
  4. * Copyright (C) 1996-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Modifications:
  11. * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
  12. * constant addresses and variable addresses.
  13. * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
  14. * specific IO header files.
  15. * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
  16. * 04-Apr-1999 PJB Added check_signature.
  17. * 12-Dec-1999 RMK More cleanups
  18. * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
  19. * 05-Oct-2004 BJD Moved memory string functions to use void __iomem
  20. */
  21. #ifndef __ASM_ARM_IO_H
  22. #define __ASM_ARM_IO_H
  23. #ifdef __KERNEL__
  24. #include <linux/string.h>
  25. #include <linux/types.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/memory.h>
  28. #include <asm-generic/pci_iomap.h>
  29. #include <xen/xen.h>
  30. /*
  31. * ISA I/O bus memory addresses are 1:1 with the physical address.
  32. */
  33. #define isa_virt_to_bus virt_to_phys
  34. #define isa_page_to_bus page_to_phys
  35. #define isa_bus_to_virt phys_to_virt
  36. /*
  37. * Atomic MMIO-wide IO modify
  38. */
  39. extern void atomic_io_modify(void __iomem *reg, u32 mask, u32 set);
  40. extern void atomic_io_modify_relaxed(void __iomem *reg, u32 mask, u32 set);
  41. /*
  42. * Generic IO read/write. These perform native-endian accesses. Note
  43. * that some architectures will want to re-define __raw_{read,write}w.
  44. */
  45. void __raw_writesb(volatile void __iomem *addr, const void *data, int bytelen);
  46. void __raw_writesw(volatile void __iomem *addr, const void *data, int wordlen);
  47. void __raw_writesl(volatile void __iomem *addr, const void *data, int longlen);
  48. void __raw_readsb(const volatile void __iomem *addr, void *data, int bytelen);
  49. void __raw_readsw(const volatile void __iomem *addr, void *data, int wordlen);
  50. void __raw_readsl(const volatile void __iomem *addr, void *data, int longlen);
  51. #if __LINUX_ARM_ARCH__ < 6
  52. /*
  53. * Half-word accesses are problematic with RiscPC due to limitations of
  54. * the bus. Rather than special-case the machine, just let the compiler
  55. * generate the access for CPUs prior to ARMv6.
  56. */
  57. #define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
  58. #define __raw_writew(v,a) ((void)(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v)))
  59. #else
  60. /*
  61. * When running under a hypervisor, we want to avoid I/O accesses with
  62. * writeback addressing modes as these incur a significant performance
  63. * overhead (the address generation must be emulated in software).
  64. */
  65. #define __raw_writew __raw_writew
  66. static inline void __raw_writew(u16 val, volatile void __iomem *addr)
  67. {
  68. asm volatile("strh %1, %0"
  69. : : "Q" (*(volatile u16 __force *)addr), "r" (val));
  70. }
  71. #define __raw_readw __raw_readw
  72. static inline u16 __raw_readw(const volatile void __iomem *addr)
  73. {
  74. u16 val;
  75. asm volatile("ldrh %0, %1"
  76. : "=r" (val)
  77. : "Q" (*(volatile u16 __force *)addr));
  78. return val;
  79. }
  80. #endif
  81. #define __raw_writeb __raw_writeb
  82. static inline void __raw_writeb(u8 val, volatile void __iomem *addr)
  83. {
  84. asm volatile("strb %1, %0"
  85. : : "Qo" (*(volatile u8 __force *)addr), "r" (val));
  86. }
  87. #define __raw_writel __raw_writel
  88. static inline void __raw_writel(u32 val, volatile void __iomem *addr)
  89. {
  90. asm volatile("str %1, %0"
  91. : : "Qo" (*(volatile u32 __force *)addr), "r" (val));
  92. }
  93. #define __raw_readb __raw_readb
  94. static inline u8 __raw_readb(const volatile void __iomem *addr)
  95. {
  96. u8 val;
  97. asm volatile("ldrb %0, %1"
  98. : "=r" (val)
  99. : "Qo" (*(volatile u8 __force *)addr));
  100. return val;
  101. }
  102. #define __raw_readl __raw_readl
  103. static inline u32 __raw_readl(const volatile void __iomem *addr)
  104. {
  105. u32 val;
  106. asm volatile("ldr %0, %1"
  107. : "=r" (val)
  108. : "Qo" (*(volatile u32 __force *)addr));
  109. return val;
  110. }
  111. /*
  112. * Architecture ioremap implementation.
  113. */
  114. #define MT_DEVICE 0
  115. #define MT_DEVICE_NONSHARED 1
  116. #define MT_DEVICE_CACHED 2
  117. #define MT_DEVICE_WC 3
  118. /*
  119. * types 4 onwards can be found in asm/mach/map.h and are undefined
  120. * for ioremap
  121. */
  122. /*
  123. * __arm_ioremap takes CPU physical address.
  124. * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page
  125. * The _caller variety takes a __builtin_return_address(0) value for
  126. * /proc/vmalloc to use - and should only be used in non-inline functions.
  127. */
  128. extern void __iomem *__arm_ioremap_caller(phys_addr_t, size_t, unsigned int,
  129. void *);
  130. extern void __iomem *__arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int);
  131. extern void __iomem *__arm_ioremap_exec(phys_addr_t, size_t, bool cached);
  132. extern void __iounmap(volatile void __iomem *addr);
  133. extern void __iomem * (*arch_ioremap_caller)(phys_addr_t, size_t,
  134. unsigned int, void *);
  135. extern void (*arch_iounmap)(volatile void __iomem *);
  136. /*
  137. * Bad read/write accesses...
  138. */
  139. extern void __readwrite_bug(const char *fn);
  140. /*
  141. * A typesafe __io() helper
  142. */
  143. static inline void __iomem *__typesafe_io(unsigned long addr)
  144. {
  145. return (void __iomem *)addr;
  146. }
  147. #define IOMEM(x) ((void __force __iomem *)(x))
  148. /* IO barriers */
  149. #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
  150. #include <asm/barrier.h>
  151. #define __iormb() rmb()
  152. #define __iowmb() wmb()
  153. #else
  154. #define __iormb() do { } while (0)
  155. #define __iowmb() do { } while (0)
  156. #endif
  157. /* PCI fixed i/o mapping */
  158. #define PCI_IO_VIRT_BASE 0xfee00000
  159. #define PCI_IOBASE ((void __iomem *)PCI_IO_VIRT_BASE)
  160. #if defined(CONFIG_PCI)
  161. void pci_ioremap_set_mem_type(int mem_type);
  162. #else
  163. static inline void pci_ioremap_set_mem_type(int mem_type) {}
  164. #endif
  165. extern int pci_ioremap_io(unsigned int offset, phys_addr_t phys_addr);
  166. /*
  167. * PCI configuration space mapping function.
  168. *
  169. * The PCI specification does not allow configuration write
  170. * transactions to be posted. Add an arch specific
  171. * pci_remap_cfgspace() definition that is implemented
  172. * through strongly ordered memory mappings.
  173. */
  174. #define pci_remap_cfgspace pci_remap_cfgspace
  175. void __iomem *pci_remap_cfgspace(resource_size_t res_cookie, size_t size);
  176. /*
  177. * Now, pick up the machine-defined IO definitions
  178. */
  179. #ifdef CONFIG_NEED_MACH_IO_H
  180. #include <mach/io.h>
  181. #elif defined(CONFIG_PCI)
  182. #define IO_SPACE_LIMIT ((resource_size_t)0xfffff)
  183. #define __io(a) __typesafe_io(PCI_IO_VIRT_BASE + ((a) & IO_SPACE_LIMIT))
  184. #else
  185. #define __io(a) __typesafe_io((a) & IO_SPACE_LIMIT)
  186. #endif
  187. /*
  188. * This is the limit of PC card/PCI/ISA IO space, which is by default
  189. * 64K if we have PC card, PCI or ISA support. Otherwise, default to
  190. * zero to prevent ISA/PCI drivers claiming IO space (and potentially
  191. * oopsing.)
  192. *
  193. * Only set this larger if you really need inb() et.al. to operate over
  194. * a larger address space. Note that SOC_COMMON ioremaps each sockets
  195. * IO space area, and so inb() et.al. must be defined to operate as per
  196. * readb() et.al. on such platforms.
  197. */
  198. #ifndef IO_SPACE_LIMIT
  199. #if defined(CONFIG_PCMCIA_SOC_COMMON) || defined(CONFIG_PCMCIA_SOC_COMMON_MODULE)
  200. #define IO_SPACE_LIMIT ((resource_size_t)0xffffffff)
  201. #elif defined(CONFIG_PCI) || defined(CONFIG_ISA) || defined(CONFIG_PCCARD)
  202. #define IO_SPACE_LIMIT ((resource_size_t)0xffff)
  203. #else
  204. #define IO_SPACE_LIMIT ((resource_size_t)0)
  205. #endif
  206. #endif
  207. /*
  208. * IO port access primitives
  209. * -------------------------
  210. *
  211. * The ARM doesn't have special IO access instructions; all IO is memory
  212. * mapped. Note that these are defined to perform little endian accesses
  213. * only. Their primary purpose is to access PCI and ISA peripherals.
  214. *
  215. * Note that for a big endian machine, this implies that the following
  216. * big endian mode connectivity is in place, as described by numerous
  217. * ARM documents:
  218. *
  219. * PCI: D0-D7 D8-D15 D16-D23 D24-D31
  220. * ARM: D24-D31 D16-D23 D8-D15 D0-D7
  221. *
  222. * The machine specific io.h include defines __io to translate an "IO"
  223. * address to a memory address.
  224. *
  225. * Note that we prevent GCC re-ordering or caching values in expressions
  226. * by introducing sequence points into the in*() definitions. Note that
  227. * __raw_* do not guarantee this behaviour.
  228. *
  229. * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
  230. */
  231. #ifdef __io
  232. #define outb(v,p) ({ __iowmb(); __raw_writeb(v,__io(p)); })
  233. #define outw(v,p) ({ __iowmb(); __raw_writew((__force __u16) \
  234. cpu_to_le16(v),__io(p)); })
  235. #define outl(v,p) ({ __iowmb(); __raw_writel((__force __u32) \
  236. cpu_to_le32(v),__io(p)); })
  237. #define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __iormb(); __v; })
  238. #define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \
  239. __raw_readw(__io(p))); __iormb(); __v; })
  240. #define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \
  241. __raw_readl(__io(p))); __iormb(); __v; })
  242. #define outsb(p,d,l) __raw_writesb(__io(p),d,l)
  243. #define outsw(p,d,l) __raw_writesw(__io(p),d,l)
  244. #define outsl(p,d,l) __raw_writesl(__io(p),d,l)
  245. #define insb(p,d,l) __raw_readsb(__io(p),d,l)
  246. #define insw(p,d,l) __raw_readsw(__io(p),d,l)
  247. #define insl(p,d,l) __raw_readsl(__io(p),d,l)
  248. #endif
  249. /*
  250. * String version of IO memory access ops:
  251. */
  252. extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
  253. extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
  254. extern void _memset_io(volatile void __iomem *, int, size_t);
  255. #define mmiowb()
  256. /*
  257. * Memory access primitives
  258. * ------------------------
  259. *
  260. * These perform PCI memory accesses via an ioremap region. They don't
  261. * take an address as such, but a cookie.
  262. *
  263. * Again, these are defined to perform little endian accesses. See the
  264. * IO port primitives for more information.
  265. */
  266. #ifndef readl
  267. #define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; })
  268. #define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \
  269. __raw_readw(c)); __r; })
  270. #define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \
  271. __raw_readl(c)); __r; })
  272. #define writeb_relaxed(v,c) __raw_writeb(v,c)
  273. #define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c)
  274. #define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c)
  275. #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; })
  276. #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; })
  277. #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; })
  278. #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); })
  279. #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); })
  280. #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); })
  281. #define readsb(p,d,l) __raw_readsb(p,d,l)
  282. #define readsw(p,d,l) __raw_readsw(p,d,l)
  283. #define readsl(p,d,l) __raw_readsl(p,d,l)
  284. #define writesb(p,d,l) __raw_writesb(p,d,l)
  285. #define writesw(p,d,l) __raw_writesw(p,d,l)
  286. #define writesl(p,d,l) __raw_writesl(p,d,l)
  287. #ifndef __ARMBE__
  288. static inline void memset_io(volatile void __iomem *dst, unsigned c,
  289. size_t count)
  290. {
  291. extern void mmioset(void *, unsigned int, size_t);
  292. mmioset((void __force *)dst, c, count);
  293. }
  294. #define memset_io(dst,c,count) memset_io(dst,c,count)
  295. static inline void memcpy_fromio(void *to, const volatile void __iomem *from,
  296. size_t count)
  297. {
  298. extern void mmiocpy(void *, const void *, size_t);
  299. mmiocpy(to, (const void __force *)from, count);
  300. }
  301. #define memcpy_fromio(to,from,count) memcpy_fromio(to,from,count)
  302. static inline void memcpy_toio(volatile void __iomem *to, const void *from,
  303. size_t count)
  304. {
  305. extern void mmiocpy(void *, const void *, size_t);
  306. mmiocpy((void __force *)to, from, count);
  307. }
  308. #define memcpy_toio(to,from,count) memcpy_toio(to,from,count)
  309. #else
  310. #define memset_io(c,v,l) _memset_io(c,(v),(l))
  311. #define memcpy_fromio(a,c,l) _memcpy_fromio((a),c,(l))
  312. #define memcpy_toio(c,a,l) _memcpy_toio(c,(a),(l))
  313. #endif
  314. #endif /* readl */
  315. /*
  316. * ioremap() and friends.
  317. *
  318. * ioremap() takes a resource address, and size. Due to the ARM memory
  319. * types, it is important to use the correct ioremap() function as each
  320. * mapping has specific properties.
  321. *
  322. * Function Memory type Cacheability Cache hint
  323. * ioremap() Device n/a n/a
  324. * ioremap_nocache() Device n/a n/a
  325. * ioremap_cache() Normal Writeback Read allocate
  326. * ioremap_wc() Normal Non-cacheable n/a
  327. * ioremap_wt() Normal Non-cacheable n/a
  328. *
  329. * All device mappings have the following properties:
  330. * - no access speculation
  331. * - no repetition (eg, on return from an exception)
  332. * - number, order and size of accesses are maintained
  333. * - unaligned accesses are "unpredictable"
  334. * - writes may be delayed before they hit the endpoint device
  335. *
  336. * ioremap_nocache() is the same as ioremap() as there are too many device
  337. * drivers using this for device registers, and documentation which tells
  338. * people to use it for such for this to be any different. This is not a
  339. * safe fallback for memory-like mappings, or memory regions where the
  340. * compiler may generate unaligned accesses - eg, via inlining its own
  341. * memcpy.
  342. *
  343. * All normal memory mappings have the following properties:
  344. * - reads can be repeated with no side effects
  345. * - repeated reads return the last value written
  346. * - reads can fetch additional locations without side effects
  347. * - writes can be repeated (in certain cases) with no side effects
  348. * - writes can be merged before accessing the target
  349. * - unaligned accesses can be supported
  350. * - ordering is not guaranteed without explicit dependencies or barrier
  351. * instructions
  352. * - writes may be delayed before they hit the endpoint memory
  353. *
  354. * The cache hint is only a performance hint: CPUs may alias these hints.
  355. * Eg, a CPU not implementing read allocate but implementing write allocate
  356. * will provide a write allocate mapping instead.
  357. */
  358. void __iomem *ioremap(resource_size_t res_cookie, size_t size);
  359. #define ioremap ioremap
  360. #define ioremap_nocache ioremap
  361. /*
  362. * Do not use ioremap_cache for mapping memory. Use memremap instead.
  363. */
  364. void __iomem *ioremap_cache(resource_size_t res_cookie, size_t size);
  365. #define ioremap_cache ioremap_cache
  366. /*
  367. * Do not use ioremap_cached in new code. Provided for the benefit of
  368. * the pxa2xx-flash MTD driver only.
  369. */
  370. void __iomem *ioremap_cached(resource_size_t res_cookie, size_t size);
  371. void __iomem *ioremap_wc(resource_size_t res_cookie, size_t size);
  372. #define ioremap_wc ioremap_wc
  373. #define ioremap_wt ioremap_wc
  374. void iounmap(volatile void __iomem *iomem_cookie);
  375. #define iounmap iounmap
  376. void *arch_memremap_wb(phys_addr_t phys_addr, size_t size);
  377. #define arch_memremap_wb arch_memremap_wb
  378. /*
  379. * io{read,write}{16,32}be() macros
  380. */
  381. #define ioread16be(p) ({ __u16 __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; })
  382. #define ioread32be(p) ({ __u32 __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; })
  383. #define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); })
  384. #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); })
  385. #ifndef ioport_map
  386. #define ioport_map ioport_map
  387. extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
  388. #endif
  389. #ifndef ioport_unmap
  390. #define ioport_unmap ioport_unmap
  391. extern void ioport_unmap(void __iomem *addr);
  392. #endif
  393. struct pci_dev;
  394. #define pci_iounmap pci_iounmap
  395. extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
  396. /*
  397. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  398. * access
  399. */
  400. #define xlate_dev_mem_ptr(p) __va(p)
  401. /*
  402. * Convert a virtual cached pointer to an uncached pointer
  403. */
  404. #define xlate_dev_kmem_ptr(p) p
  405. #include <asm-generic/io.h>
  406. /*
  407. * can the hardware map this into one segment or not, given no other
  408. * constraints.
  409. */
  410. #define BIOVEC_MERGEABLE(vec1, vec2) \
  411. ((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2)))
  412. struct bio_vec;
  413. extern bool xen_biovec_phys_mergeable(const struct bio_vec *vec1,
  414. const struct bio_vec *vec2);
  415. #define BIOVEC_PHYS_MERGEABLE(vec1, vec2) \
  416. (__BIOVEC_PHYS_MERGEABLE(vec1, vec2) && \
  417. (!xen_domain() || xen_biovec_phys_mergeable(vec1, vec2)))
  418. #ifdef CONFIG_MMU
  419. #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
  420. extern int valid_phys_addr_range(phys_addr_t addr, size_t size);
  421. extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
  422. extern int devmem_is_allowed(unsigned long pfn);
  423. #endif
  424. /*
  425. * Register ISA memory and port locations for glibc iopl/inb/outb
  426. * emulation.
  427. */
  428. extern void register_isa_ports(unsigned int mmio, unsigned int io,
  429. unsigned int io_shift);
  430. #endif /* __KERNEL__ */
  431. #endif /* __ASM_ARM_IO_H */