exynos_dp_lowlevel.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Samsung Electronics
  4. *
  5. * Author: Donghwa Lee <dh09.lee@samsung.com>
  6. */
  7. #include <config.h>
  8. #include <common.h>
  9. #include <linux/err.h>
  10. #include <asm/arch/cpu.h>
  11. #include <asm/arch/dp_info.h>
  12. #include <asm/arch/dp.h>
  13. #include <fdtdec.h>
  14. #include <linux/libfdt.h>
  15. #include "exynos_dp_lowlevel.h"
  16. /* Declare global data pointer */
  17. static void exynos_dp_enable_video_input(struct exynos_dp *dp_regs,
  18. unsigned int enable)
  19. {
  20. unsigned int reg;
  21. reg = readl(&dp_regs->video_ctl1);
  22. reg &= ~VIDEO_EN_MASK;
  23. /* enable video input */
  24. if (enable)
  25. reg |= VIDEO_EN_MASK;
  26. writel(reg, &dp_regs->video_ctl1);
  27. return;
  28. }
  29. void exynos_dp_enable_video_bist(struct exynos_dp *dp_regs, unsigned int enable)
  30. {
  31. /* enable video bist */
  32. unsigned int reg;
  33. reg = readl(&dp_regs->video_ctl4);
  34. reg &= ~VIDEO_BIST_MASK;
  35. /* enable video bist */
  36. if (enable)
  37. reg |= VIDEO_BIST_MASK;
  38. writel(reg, &dp_regs->video_ctl4);
  39. return;
  40. }
  41. void exynos_dp_enable_video_mute(struct exynos_dp *dp_regs, unsigned int enable)
  42. {
  43. unsigned int reg;
  44. reg = readl(&dp_regs->video_ctl1);
  45. reg &= ~(VIDEO_MUTE_MASK);
  46. if (enable)
  47. reg |= VIDEO_MUTE_MASK;
  48. writel(reg, &dp_regs->video_ctl1);
  49. return;
  50. }
  51. static void exynos_dp_init_analog_param(struct exynos_dp *dp_regs)
  52. {
  53. unsigned int reg;
  54. /*
  55. * Set termination
  56. * Normal bandgap, Normal swing, Tx terminal registor 61 ohm
  57. * 24M Phy clock, TX digital logic power is 100:1.0625V
  58. */
  59. reg = SEL_BG_NEW_BANDGAP | TX_TERMINAL_CTRL_61_OHM |
  60. SWING_A_30PER_G_NORMAL;
  61. writel(reg, &dp_regs->analog_ctl1);
  62. reg = SEL_24M | TX_DVDD_BIT_1_0625V;
  63. writel(reg, &dp_regs->analog_ctl2);
  64. /*
  65. * Set power source for internal clk driver to 1.0625v.
  66. * Select current reference of TX driver current to 00:Ipp/2+Ic/2.
  67. * Set VCO range of PLL +- 0uA
  68. */
  69. reg = DRIVE_DVDD_BIT_1_0625V | SEL_CURRENT_DEFAULT | VCO_BIT_000_MICRO;
  70. writel(reg, &dp_regs->analog_ctl3);
  71. /*
  72. * Set AUX TX terminal resistor to 102 ohm
  73. * Set AUX channel amplitude control
  74. */
  75. reg = PD_RING_OSC | AUX_TERMINAL_CTRL_52_OHM | TX_CUR1_2X | TX_CUR_4_MA;
  76. writel(reg, &dp_regs->pll_filter_ctl1);
  77. /*
  78. * PLL loop filter bandwidth
  79. * For 2.7Gbps: 175KHz, For 1.62Gbps: 234KHz
  80. * PLL digital power select: 1.2500V
  81. */
  82. reg = CH3_AMP_0_MV | CH2_AMP_0_MV | CH1_AMP_0_MV | CH0_AMP_0_MV;
  83. writel(reg, &dp_regs->amp_tuning_ctl);
  84. /*
  85. * PLL loop filter bandwidth
  86. * For 2.7Gbps: 175KHz, For 1.62Gbps: 234KHz
  87. * PLL digital power select: 1.1250V
  88. */
  89. reg = DP_PLL_LOOP_BIT_DEFAULT | DP_PLL_REF_BIT_1_1250V;
  90. writel(reg, &dp_regs->pll_ctl);
  91. }
  92. static void exynos_dp_init_interrupt(struct exynos_dp *dp_regs)
  93. {
  94. /* Set interrupt registers to initial states */
  95. /*
  96. * Disable interrupt
  97. * INT pin assertion polarity. It must be configured
  98. * correctly according to ICU setting.
  99. * 1 = assert high, 0 = assert low
  100. */
  101. writel(INT_POL, &dp_regs->int_ctl);
  102. /* Clear pending registers */
  103. writel(0xff, &dp_regs->common_int_sta1);
  104. writel(0xff, &dp_regs->common_int_sta2);
  105. writel(0xff, &dp_regs->common_int_sta3);
  106. writel(0xff, &dp_regs->common_int_sta4);
  107. writel(0xff, &dp_regs->int_sta);
  108. /* 0:mask,1: unmask */
  109. writel(0x00, &dp_regs->int_sta_mask1);
  110. writel(0x00, &dp_regs->int_sta_mask2);
  111. writel(0x00, &dp_regs->int_sta_mask3);
  112. writel(0x00, &dp_regs->int_sta_mask4);
  113. writel(0x00, &dp_regs->int_sta_mask);
  114. }
  115. void exynos_dp_reset(struct exynos_dp *dp_regs)
  116. {
  117. unsigned int reg_func_1;
  118. /* dp tx sw reset */
  119. writel(RESET_DP_TX, &dp_regs->tx_sw_reset);
  120. exynos_dp_enable_video_input(dp_regs, DP_DISABLE);
  121. exynos_dp_enable_video_bist(dp_regs, DP_DISABLE);
  122. exynos_dp_enable_video_mute(dp_regs, DP_DISABLE);
  123. /* software reset */
  124. reg_func_1 = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  125. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  126. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  127. writel(reg_func_1, &dp_regs->func_en1);
  128. writel(reg_func_1, &dp_regs->func_en2);
  129. mdelay(1);
  130. exynos_dp_init_analog_param(dp_regs);
  131. exynos_dp_init_interrupt(dp_regs);
  132. return;
  133. }
  134. void exynos_dp_enable_sw_func(struct exynos_dp *dp_regs, unsigned int enable)
  135. {
  136. unsigned int reg;
  137. reg = readl(&dp_regs->func_en1);
  138. reg &= ~(SW_FUNC_EN_N);
  139. if (!enable)
  140. reg |= SW_FUNC_EN_N;
  141. writel(reg, &dp_regs->func_en1);
  142. return;
  143. }
  144. unsigned int exynos_dp_set_analog_power_down(struct exynos_dp *dp_regs,
  145. unsigned int block, u32 enable)
  146. {
  147. unsigned int reg;
  148. reg = readl(&dp_regs->phy_pd);
  149. switch (block) {
  150. case AUX_BLOCK:
  151. reg &= ~(AUX_PD);
  152. if (enable)
  153. reg |= AUX_PD;
  154. break;
  155. case CH0_BLOCK:
  156. reg &= ~(CH0_PD);
  157. if (enable)
  158. reg |= CH0_PD;
  159. break;
  160. case CH1_BLOCK:
  161. reg &= ~(CH1_PD);
  162. if (enable)
  163. reg |= CH1_PD;
  164. break;
  165. case CH2_BLOCK:
  166. reg &= ~(CH2_PD);
  167. if (enable)
  168. reg |= CH2_PD;
  169. break;
  170. case CH3_BLOCK:
  171. reg &= ~(CH3_PD);
  172. if (enable)
  173. reg |= CH3_PD;
  174. break;
  175. case ANALOG_TOTAL:
  176. reg &= ~PHY_PD;
  177. if (enable)
  178. reg |= PHY_PD;
  179. break;
  180. case POWER_ALL:
  181. reg &= ~(PHY_PD | AUX_PD | CH0_PD | CH1_PD | CH2_PD |
  182. CH3_PD);
  183. if (enable)
  184. reg |= (PHY_PD | AUX_PD | CH0_PD | CH1_PD |
  185. CH2_PD | CH3_PD);
  186. break;
  187. default:
  188. printf("DP undefined block number : %d\n", block);
  189. return -1;
  190. }
  191. writel(reg, &dp_regs->phy_pd);
  192. return 0;
  193. }
  194. unsigned int exynos_dp_get_pll_lock_status(struct exynos_dp *dp_regs)
  195. {
  196. unsigned int reg;
  197. reg = readl(&dp_regs->debug_ctl);
  198. if (reg & PLL_LOCK)
  199. return PLL_LOCKED;
  200. else
  201. return PLL_UNLOCKED;
  202. }
  203. static void exynos_dp_set_pll_power(struct exynos_dp *dp_regs,
  204. unsigned int enable)
  205. {
  206. unsigned int reg;
  207. reg = readl(&dp_regs->pll_ctl);
  208. reg &= ~(DP_PLL_PD);
  209. if (!enable)
  210. reg |= DP_PLL_PD;
  211. writel(reg, &dp_regs->pll_ctl);
  212. }
  213. int exynos_dp_init_analog_func(struct exynos_dp *dp_regs)
  214. {
  215. int ret = EXYNOS_DP_SUCCESS;
  216. unsigned int retry_cnt = 10;
  217. unsigned int reg;
  218. /* Power On All Analog block */
  219. exynos_dp_set_analog_power_down(dp_regs, POWER_ALL, DP_DISABLE);
  220. reg = PLL_LOCK_CHG;
  221. writel(reg, &dp_regs->common_int_sta1);
  222. reg = readl(&dp_regs->debug_ctl);
  223. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  224. writel(reg, &dp_regs->debug_ctl);
  225. /* Assert DP PLL Reset */
  226. reg = readl(&dp_regs->pll_ctl);
  227. reg |= DP_PLL_RESET;
  228. writel(reg, &dp_regs->pll_ctl);
  229. mdelay(1);
  230. /* Deassert DP PLL Reset */
  231. reg = readl(&dp_regs->pll_ctl);
  232. reg &= ~(DP_PLL_RESET);
  233. writel(reg, &dp_regs->pll_ctl);
  234. exynos_dp_set_pll_power(dp_regs, DP_ENABLE);
  235. while (exynos_dp_get_pll_lock_status(dp_regs) == PLL_UNLOCKED) {
  236. mdelay(1);
  237. retry_cnt--;
  238. if (retry_cnt == 0) {
  239. printf("DP dp's pll lock failed : retry : %d\n",
  240. retry_cnt);
  241. return -EINVAL;
  242. }
  243. }
  244. debug("dp's pll lock success(%d)\n", retry_cnt);
  245. /* Enable Serdes FIFO function and Link symbol clock domain module */
  246. reg = readl(&dp_regs->func_en2);
  247. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  248. | AUX_FUNC_EN_N);
  249. writel(reg, &dp_regs->func_en2);
  250. return ret;
  251. }
  252. void exynos_dp_init_hpd(struct exynos_dp *dp_regs)
  253. {
  254. unsigned int reg;
  255. /* Clear interrupts related to Hot Plug Detect */
  256. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  257. writel(reg, &dp_regs->common_int_sta4);
  258. reg = INT_HPD;
  259. writel(reg, &dp_regs->int_sta);
  260. reg = readl(&dp_regs->sys_ctl3);
  261. reg &= ~(F_HPD | HPD_CTRL);
  262. writel(reg, &dp_regs->sys_ctl3);
  263. return;
  264. }
  265. static inline void exynos_dp_reset_aux(struct exynos_dp *dp_regs)
  266. {
  267. unsigned int reg;
  268. /* Disable AUX channel module */
  269. reg = readl(&dp_regs->func_en2);
  270. reg |= AUX_FUNC_EN_N;
  271. writel(reg, &dp_regs->func_en2);
  272. return;
  273. }
  274. void exynos_dp_init_aux(struct exynos_dp *dp_regs)
  275. {
  276. unsigned int reg;
  277. /* Clear interrupts related to AUX channel */
  278. reg = RPLY_RECEIV | AUX_ERR;
  279. writel(reg, &dp_regs->int_sta);
  280. exynos_dp_reset_aux(dp_regs);
  281. /* Disable AUX transaction H/W retry */
  282. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(3)|
  283. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  284. writel(reg, &dp_regs->aux_hw_retry_ctl);
  285. /* Receive AUX Channel DEFER commands equal to DEFER_COUNT*64 */
  286. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  287. writel(reg, &dp_regs->aux_ch_defer_ctl);
  288. /* Enable AUX channel module */
  289. reg = readl(&dp_regs->func_en2);
  290. reg &= ~AUX_FUNC_EN_N;
  291. writel(reg, &dp_regs->func_en2);
  292. return;
  293. }
  294. void exynos_dp_config_interrupt(struct exynos_dp *dp_regs)
  295. {
  296. unsigned int reg;
  297. /* 0: mask, 1: unmask */
  298. reg = COMMON_INT_MASK_1;
  299. writel(reg, &dp_regs->common_int_mask1);
  300. reg = COMMON_INT_MASK_2;
  301. writel(reg, &dp_regs->common_int_mask2);
  302. reg = COMMON_INT_MASK_3;
  303. writel(reg, &dp_regs->common_int_mask3);
  304. reg = COMMON_INT_MASK_4;
  305. writel(reg, &dp_regs->common_int_mask4);
  306. reg = INT_STA_MASK;
  307. writel(reg, &dp_regs->int_sta_mask);
  308. return;
  309. }
  310. unsigned int exynos_dp_get_plug_in_status(struct exynos_dp *dp_regs)
  311. {
  312. unsigned int reg;
  313. reg = readl(&dp_regs->sys_ctl3);
  314. if (reg & HPD_STATUS)
  315. return 0;
  316. return -1;
  317. }
  318. unsigned int exynos_dp_detect_hpd(struct exynos_dp *dp_regs)
  319. {
  320. int timeout_loop = DP_TIMEOUT_LOOP_COUNT;
  321. mdelay(2);
  322. while (exynos_dp_get_plug_in_status(dp_regs) != 0) {
  323. if (timeout_loop == 0)
  324. return -EINVAL;
  325. mdelay(10);
  326. timeout_loop--;
  327. }
  328. return EXYNOS_DP_SUCCESS;
  329. }
  330. unsigned int exynos_dp_start_aux_transaction(struct exynos_dp *dp_regs)
  331. {
  332. unsigned int reg;
  333. unsigned int ret = 0;
  334. unsigned int retry_cnt;
  335. /* Enable AUX CH operation */
  336. reg = readl(&dp_regs->aux_ch_ctl2);
  337. reg |= AUX_EN;
  338. writel(reg, &dp_regs->aux_ch_ctl2);
  339. retry_cnt = 10;
  340. while (retry_cnt) {
  341. reg = readl(&dp_regs->int_sta);
  342. if (!(reg & RPLY_RECEIV)) {
  343. if (retry_cnt == 0) {
  344. printf("DP Reply Timeout!!\n");
  345. ret = -EAGAIN;
  346. return ret;
  347. }
  348. mdelay(1);
  349. retry_cnt--;
  350. } else
  351. break;
  352. }
  353. /* Clear interrupt source for AUX CH command reply */
  354. writel(reg, &dp_regs->int_sta);
  355. /* Clear interrupt source for AUX CH access error */
  356. reg = readl(&dp_regs->int_sta);
  357. if (reg & AUX_ERR) {
  358. printf("DP Aux Access Error\n");
  359. writel(AUX_ERR, &dp_regs->int_sta);
  360. ret = -EAGAIN;
  361. return ret;
  362. }
  363. /* Check AUX CH error access status */
  364. reg = readl(&dp_regs->aux_ch_sta);
  365. if ((reg & AUX_STATUS_MASK) != 0) {
  366. debug("DP AUX CH error happens: %x\n", reg & AUX_STATUS_MASK);
  367. ret = -EAGAIN;
  368. return ret;
  369. }
  370. return EXYNOS_DP_SUCCESS;
  371. }
  372. unsigned int exynos_dp_write_byte_to_dpcd(struct exynos_dp *dp_regs,
  373. unsigned int reg_addr,
  374. unsigned char data)
  375. {
  376. unsigned int reg, ret;
  377. /* Clear AUX CH data buffer */
  378. reg = BUF_CLR;
  379. writel(reg, &dp_regs->buffer_data_ctl);
  380. /* Select DPCD device address */
  381. reg = AUX_ADDR_7_0(reg_addr);
  382. writel(reg, &dp_regs->aux_addr_7_0);
  383. reg = AUX_ADDR_15_8(reg_addr);
  384. writel(reg, &dp_regs->aux_addr_15_8);
  385. reg = AUX_ADDR_19_16(reg_addr);
  386. writel(reg, &dp_regs->aux_addr_19_16);
  387. /* Write data buffer */
  388. reg = (unsigned int)data;
  389. writel(reg, &dp_regs->buf_data0);
  390. /*
  391. * Set DisplayPort transaction and write 1 byte
  392. * If bit 3 is 1, DisplayPort transaction.
  393. * If Bit 3 is 0, I2C transaction.
  394. */
  395. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  396. writel(reg, &dp_regs->aux_ch_ctl1);
  397. /* Start AUX transaction */
  398. ret = exynos_dp_start_aux_transaction(dp_regs);
  399. if (ret != EXYNOS_DP_SUCCESS) {
  400. printf("DP Aux transaction failed\n");
  401. return ret;
  402. }
  403. return ret;
  404. }
  405. unsigned int exynos_dp_read_byte_from_dpcd(struct exynos_dp *dp_regs,
  406. unsigned int reg_addr,
  407. unsigned char *data)
  408. {
  409. unsigned int reg;
  410. int retval;
  411. /* Clear AUX CH data buffer */
  412. reg = BUF_CLR;
  413. writel(reg, &dp_regs->buffer_data_ctl);
  414. /* Select DPCD device address */
  415. reg = AUX_ADDR_7_0(reg_addr);
  416. writel(reg, &dp_regs->aux_addr_7_0);
  417. reg = AUX_ADDR_15_8(reg_addr);
  418. writel(reg, &dp_regs->aux_addr_15_8);
  419. reg = AUX_ADDR_19_16(reg_addr);
  420. writel(reg, &dp_regs->aux_addr_19_16);
  421. /*
  422. * Set DisplayPort transaction and read 1 byte
  423. * If bit 3 is 1, DisplayPort transaction.
  424. * If Bit 3 is 0, I2C transaction.
  425. */
  426. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  427. writel(reg, &dp_regs->aux_ch_ctl1);
  428. /* Start AUX transaction */
  429. retval = exynos_dp_start_aux_transaction(dp_regs);
  430. if (!retval)
  431. debug("DP Aux Transaction fail!\n");
  432. /* Read data buffer */
  433. reg = readl(&dp_regs->buf_data0);
  434. *data = (unsigned char)(reg & 0xff);
  435. return retval;
  436. }
  437. unsigned int exynos_dp_write_bytes_to_dpcd(struct exynos_dp *dp_regs,
  438. unsigned int reg_addr,
  439. unsigned int count,
  440. unsigned char data[])
  441. {
  442. unsigned int reg;
  443. unsigned int start_offset;
  444. unsigned int cur_data_count;
  445. unsigned int cur_data_idx;
  446. unsigned int retry_cnt;
  447. unsigned int ret = 0;
  448. /* Clear AUX CH data buffer */
  449. reg = BUF_CLR;
  450. writel(reg, &dp_regs->buffer_data_ctl);
  451. start_offset = 0;
  452. while (start_offset < count) {
  453. /* Buffer size of AUX CH is 16 * 4bytes */
  454. if ((count - start_offset) > 16)
  455. cur_data_count = 16;
  456. else
  457. cur_data_count = count - start_offset;
  458. retry_cnt = 5;
  459. while (retry_cnt) {
  460. /* Select DPCD device address */
  461. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  462. writel(reg, &dp_regs->aux_addr_7_0);
  463. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  464. writel(reg, &dp_regs->aux_addr_15_8);
  465. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  466. writel(reg, &dp_regs->aux_addr_19_16);
  467. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  468. cur_data_idx++) {
  469. reg = data[start_offset + cur_data_idx];
  470. writel(reg, (unsigned int)&dp_regs->buf_data0 +
  471. (4 * cur_data_idx));
  472. }
  473. /*
  474. * Set DisplayPort transaction and write
  475. * If bit 3 is 1, DisplayPort transaction.
  476. * If Bit 3 is 0, I2C transaction.
  477. */
  478. reg = AUX_LENGTH(cur_data_count) |
  479. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  480. writel(reg, &dp_regs->aux_ch_ctl1);
  481. /* Start AUX transaction */
  482. ret = exynos_dp_start_aux_transaction(dp_regs);
  483. if (ret != EXYNOS_DP_SUCCESS) {
  484. if (retry_cnt == 0) {
  485. printf("DP Aux Transaction failed\n");
  486. return ret;
  487. }
  488. retry_cnt--;
  489. } else
  490. break;
  491. }
  492. start_offset += cur_data_count;
  493. }
  494. return ret;
  495. }
  496. unsigned int exynos_dp_read_bytes_from_dpcd(struct exynos_dp *dp_regs,
  497. unsigned int reg_addr,
  498. unsigned int count,
  499. unsigned char data[])
  500. {
  501. unsigned int reg;
  502. unsigned int start_offset;
  503. unsigned int cur_data_count;
  504. unsigned int cur_data_idx;
  505. unsigned int retry_cnt;
  506. unsigned int ret = 0;
  507. /* Clear AUX CH data buffer */
  508. reg = BUF_CLR;
  509. writel(reg, &dp_regs->buffer_data_ctl);
  510. start_offset = 0;
  511. while (start_offset < count) {
  512. /* Buffer size of AUX CH is 16 * 4bytes */
  513. if ((count - start_offset) > 16)
  514. cur_data_count = 16;
  515. else
  516. cur_data_count = count - start_offset;
  517. retry_cnt = 5;
  518. while (retry_cnt) {
  519. /* Select DPCD device address */
  520. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  521. writel(reg, &dp_regs->aux_addr_7_0);
  522. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  523. writel(reg, &dp_regs->aux_addr_15_8);
  524. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  525. writel(reg, &dp_regs->aux_addr_19_16);
  526. /*
  527. * Set DisplayPort transaction and read
  528. * If bit 3 is 1, DisplayPort transaction.
  529. * If Bit 3 is 0, I2C transaction.
  530. */
  531. reg = AUX_LENGTH(cur_data_count) |
  532. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  533. writel(reg, &dp_regs->aux_ch_ctl1);
  534. /* Start AUX transaction */
  535. ret = exynos_dp_start_aux_transaction(dp_regs);
  536. if (ret != EXYNOS_DP_SUCCESS) {
  537. if (retry_cnt == 0) {
  538. printf("DP Aux Transaction failed\n");
  539. return ret;
  540. }
  541. retry_cnt--;
  542. } else
  543. break;
  544. }
  545. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  546. cur_data_idx++) {
  547. reg = readl((unsigned int)&dp_regs->buf_data0 +
  548. 4 * cur_data_idx);
  549. data[start_offset + cur_data_idx] = (unsigned char)reg;
  550. }
  551. start_offset += cur_data_count;
  552. }
  553. return ret;
  554. }
  555. int exynos_dp_select_i2c_device(struct exynos_dp *dp_regs,
  556. unsigned int device_addr, unsigned int reg_addr)
  557. {
  558. unsigned int reg;
  559. int retval;
  560. /* Set EDID device address */
  561. reg = device_addr;
  562. writel(reg, &dp_regs->aux_addr_7_0);
  563. writel(0x0, &dp_regs->aux_addr_15_8);
  564. writel(0x0, &dp_regs->aux_addr_19_16);
  565. /* Set offset from base address of EDID device */
  566. writel(reg_addr, &dp_regs->buf_data0);
  567. /*
  568. * Set I2C transaction and write address
  569. * If bit 3 is 1, DisplayPort transaction.
  570. * If Bit 3 is 0, I2C transaction.
  571. */
  572. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  573. AUX_TX_COMM_WRITE;
  574. writel(reg, &dp_regs->aux_ch_ctl1);
  575. /* Start AUX transaction */
  576. retval = exynos_dp_start_aux_transaction(dp_regs);
  577. if (retval != 0)
  578. printf("%s: DP Aux Transaction fail!\n", __func__);
  579. return retval;
  580. }
  581. int exynos_dp_read_byte_from_i2c(struct exynos_dp *dp_regs,
  582. unsigned int device_addr,
  583. unsigned int reg_addr, unsigned int *data)
  584. {
  585. unsigned int reg;
  586. int i;
  587. int retval;
  588. for (i = 0; i < 10; i++) {
  589. /* Clear AUX CH data buffer */
  590. reg = BUF_CLR;
  591. writel(reg, &dp_regs->buffer_data_ctl);
  592. /* Select EDID device */
  593. retval = exynos_dp_select_i2c_device(dp_regs, device_addr,
  594. reg_addr);
  595. if (retval != 0) {
  596. printf("DP Select EDID device fail. retry !\n");
  597. continue;
  598. }
  599. /*
  600. * Set I2C transaction and read data
  601. * If bit 3 is 1, DisplayPort transaction.
  602. * If Bit 3 is 0, I2C transaction.
  603. */
  604. reg = AUX_TX_COMM_I2C_TRANSACTION |
  605. AUX_TX_COMM_READ;
  606. writel(reg, &dp_regs->aux_ch_ctl1);
  607. /* Start AUX transaction */
  608. retval = exynos_dp_start_aux_transaction(dp_regs);
  609. if (retval != EXYNOS_DP_SUCCESS)
  610. printf("%s: DP Aux Transaction fail!\n", __func__);
  611. }
  612. /* Read data */
  613. if (retval == 0)
  614. *data = readl(&dp_regs->buf_data0);
  615. return retval;
  616. }
  617. int exynos_dp_read_bytes_from_i2c(struct exynos_dp *dp_regs,
  618. unsigned int device_addr,
  619. unsigned int reg_addr, unsigned int count,
  620. unsigned char edid[])
  621. {
  622. unsigned int reg;
  623. unsigned int i, j;
  624. unsigned int cur_data_idx;
  625. unsigned int defer = 0;
  626. int retval = 0;
  627. for (i = 0; i < count; i += 16) { /* use 16 burst */
  628. for (j = 0; j < 100; j++) {
  629. /* Clear AUX CH data buffer */
  630. reg = BUF_CLR;
  631. writel(reg, &dp_regs->buffer_data_ctl);
  632. /* Set normal AUX CH command */
  633. reg = readl(&dp_regs->aux_ch_ctl2);
  634. reg &= ~ADDR_ONLY;
  635. writel(reg, &dp_regs->aux_ch_ctl2);
  636. /*
  637. * If Rx sends defer, Tx sends only reads
  638. * request without sending addres
  639. */
  640. if (!defer)
  641. retval = exynos_dp_select_i2c_device(
  642. dp_regs, device_addr, reg_addr + i);
  643. else
  644. defer = 0;
  645. if (retval == EXYNOS_DP_SUCCESS) {
  646. /*
  647. * Set I2C transaction and write data
  648. * If bit 3 is 1, DisplayPort transaction.
  649. * If Bit 3 is 0, I2C transaction.
  650. */
  651. reg = AUX_LENGTH(16) |
  652. AUX_TX_COMM_I2C_TRANSACTION |
  653. AUX_TX_COMM_READ;
  654. writel(reg, &dp_regs->aux_ch_ctl1);
  655. /* Start AUX transaction */
  656. retval = exynos_dp_start_aux_transaction(
  657. dp_regs);
  658. if (retval == 0)
  659. break;
  660. else
  661. printf("DP Aux Transaction fail!\n");
  662. }
  663. /* Check if Rx sends defer */
  664. reg = readl(&dp_regs->aux_rx_comm);
  665. if (reg == AUX_RX_COMM_AUX_DEFER ||
  666. reg == AUX_RX_COMM_I2C_DEFER) {
  667. printf("DP Defer: %d\n", reg);
  668. defer = 1;
  669. }
  670. }
  671. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  672. reg = readl((unsigned int)&dp_regs->buf_data0
  673. + 4 * cur_data_idx);
  674. edid[i + cur_data_idx] = (unsigned char)reg;
  675. }
  676. }
  677. return retval;
  678. }
  679. void exynos_dp_reset_macro(struct exynos_dp *dp_regs)
  680. {
  681. unsigned int reg;
  682. reg = readl(&dp_regs->phy_test);
  683. reg |= MACRO_RST;
  684. writel(reg, &dp_regs->phy_test);
  685. /* 10 us is the minimum Macro reset time. */
  686. mdelay(1);
  687. reg &= ~MACRO_RST;
  688. writel(reg, &dp_regs->phy_test);
  689. }
  690. void exynos_dp_set_link_bandwidth(struct exynos_dp *dp_regs,
  691. unsigned char bwtype)
  692. {
  693. unsigned int reg;
  694. reg = (unsigned int)bwtype;
  695. /* Set bandwidth to 2.7G or 1.62G */
  696. if ((bwtype == DP_LANE_BW_1_62) || (bwtype == DP_LANE_BW_2_70))
  697. writel(reg, &dp_regs->link_bw_set);
  698. }
  699. unsigned char exynos_dp_get_link_bandwidth(struct exynos_dp *dp_regs)
  700. {
  701. unsigned char ret;
  702. unsigned int reg;
  703. reg = readl(&dp_regs->link_bw_set);
  704. ret = (unsigned char)reg;
  705. return ret;
  706. }
  707. void exynos_dp_set_lane_count(struct exynos_dp *dp_regs, unsigned char count)
  708. {
  709. unsigned int reg;
  710. reg = (unsigned int)count;
  711. if ((count == DP_LANE_CNT_1) || (count == DP_LANE_CNT_2) ||
  712. (count == DP_LANE_CNT_4))
  713. writel(reg, &dp_regs->lane_count_set);
  714. }
  715. unsigned int exynos_dp_get_lane_count(struct exynos_dp *dp_regs)
  716. {
  717. return readl(&dp_regs->lane_count_set);
  718. }
  719. unsigned char exynos_dp_get_lanex_pre_emphasis(struct exynos_dp *dp_regs,
  720. unsigned char lanecnt)
  721. {
  722. unsigned int reg_list[DP_LANE_CNT_4] = {
  723. (unsigned int)&dp_regs->ln0_link_training_ctl,
  724. (unsigned int)&dp_regs->ln1_link_training_ctl,
  725. (unsigned int)&dp_regs->ln2_link_training_ctl,
  726. (unsigned int)&dp_regs->ln3_link_training_ctl,
  727. };
  728. return readl(reg_list[lanecnt]);
  729. }
  730. void exynos_dp_set_lanex_pre_emphasis(struct exynos_dp *dp_regs,
  731. unsigned char request_val,
  732. unsigned char lanecnt)
  733. {
  734. unsigned int reg_list[DP_LANE_CNT_4] = {
  735. (unsigned int)&dp_regs->ln0_link_training_ctl,
  736. (unsigned int)&dp_regs->ln1_link_training_ctl,
  737. (unsigned int)&dp_regs->ln2_link_training_ctl,
  738. (unsigned int)&dp_regs->ln3_link_training_ctl,
  739. };
  740. writel(request_val, reg_list[lanecnt]);
  741. }
  742. void exynos_dp_set_lane_pre_emphasis(struct exynos_dp *dp_regs,
  743. unsigned int level, unsigned char lanecnt)
  744. {
  745. unsigned char i;
  746. unsigned int reg;
  747. unsigned int reg_list[DP_LANE_CNT_4] = {
  748. (unsigned int)&dp_regs->ln0_link_training_ctl,
  749. (unsigned int)&dp_regs->ln1_link_training_ctl,
  750. (unsigned int)&dp_regs->ln2_link_training_ctl,
  751. (unsigned int)&dp_regs->ln3_link_training_ctl,
  752. };
  753. unsigned int reg_shift[DP_LANE_CNT_4] = {
  754. PRE_EMPHASIS_SET_0_SHIFT,
  755. PRE_EMPHASIS_SET_1_SHIFT,
  756. PRE_EMPHASIS_SET_2_SHIFT,
  757. PRE_EMPHASIS_SET_3_SHIFT
  758. };
  759. for (i = 0; i < lanecnt; i++) {
  760. reg = level << reg_shift[i];
  761. writel(reg, reg_list[i]);
  762. }
  763. }
  764. void exynos_dp_set_training_pattern(struct exynos_dp *dp_regs,
  765. unsigned int pattern)
  766. {
  767. unsigned int reg = 0;
  768. switch (pattern) {
  769. case PRBS7:
  770. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  771. break;
  772. case D10_2:
  773. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  774. break;
  775. case TRAINING_PTN1:
  776. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  777. break;
  778. case TRAINING_PTN2:
  779. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  780. break;
  781. case DP_NONE:
  782. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_DISABLE |
  783. SW_TRAINING_PATTERN_SET_NORMAL;
  784. break;
  785. default:
  786. break;
  787. }
  788. writel(reg, &dp_regs->training_ptn_set);
  789. }
  790. void exynos_dp_enable_enhanced_mode(struct exynos_dp *dp_regs,
  791. unsigned char enable)
  792. {
  793. unsigned int reg;
  794. reg = readl(&dp_regs->sys_ctl4);
  795. reg &= ~ENHANCED;
  796. if (enable)
  797. reg |= ENHANCED;
  798. writel(reg, &dp_regs->sys_ctl4);
  799. }
  800. void exynos_dp_enable_scrambling(struct exynos_dp *dp_regs, unsigned int enable)
  801. {
  802. unsigned int reg;
  803. reg = readl(&dp_regs->training_ptn_set);
  804. reg &= ~(SCRAMBLING_DISABLE);
  805. if (!enable)
  806. reg |= SCRAMBLING_DISABLE;
  807. writel(reg, &dp_regs->training_ptn_set);
  808. }
  809. int exynos_dp_init_video(struct exynos_dp *dp_regs)
  810. {
  811. unsigned int reg;
  812. /* Clear VID_CLK_CHG[1] and VID_FORMAT_CHG[3] and VSYNC_DET[7] */
  813. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  814. writel(reg, &dp_regs->common_int_sta1);
  815. /* I_STRM__CLK detect : DE_CTL : Auto detect */
  816. reg &= ~DET_CTRL;
  817. writel(reg, &dp_regs->sys_ctl1);
  818. return 0;
  819. }
  820. void exynos_dp_config_video_slave_mode(struct exynos_dp *dp_regs,
  821. struct edp_video_info *video_info)
  822. {
  823. unsigned int reg;
  824. /* Video Slave mode setting */
  825. reg = readl(&dp_regs->func_en1);
  826. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  827. reg |= MASTER_VID_FUNC_EN_N;
  828. writel(reg, &dp_regs->func_en1);
  829. /* Configure Interlaced for slave mode video */
  830. reg = readl(&dp_regs->video_ctl10);
  831. reg &= ~INTERACE_SCAN_CFG;
  832. reg |= (video_info->interlaced << INTERACE_SCAN_CFG_SHIFT);
  833. writel(reg, &dp_regs->video_ctl10);
  834. /* Configure V sync polarity for slave mode video */
  835. reg = readl(&dp_regs->video_ctl10);
  836. reg &= ~VSYNC_POLARITY_CFG;
  837. reg |= (video_info->v_sync_polarity << V_S_POLARITY_CFG_SHIFT);
  838. writel(reg, &dp_regs->video_ctl10);
  839. /* Configure H sync polarity for slave mode video */
  840. reg = readl(&dp_regs->video_ctl10);
  841. reg &= ~HSYNC_POLARITY_CFG;
  842. reg |= (video_info->h_sync_polarity << H_S_POLARITY_CFG_SHIFT);
  843. writel(reg, &dp_regs->video_ctl10);
  844. /* Set video mode to slave mode */
  845. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  846. writel(reg, &dp_regs->soc_general_ctl);
  847. }
  848. void exynos_dp_set_video_color_format(struct exynos_dp *dp_regs,
  849. struct edp_video_info *video_info)
  850. {
  851. unsigned int reg;
  852. /* Configure the input color depth, color space, dynamic range */
  853. reg = (video_info->dynamic_range << IN_D_RANGE_SHIFT) |
  854. (video_info->color_depth << IN_BPC_SHIFT) |
  855. (video_info->color_space << IN_COLOR_F_SHIFT);
  856. writel(reg, &dp_regs->video_ctl2);
  857. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  858. reg = readl(&dp_regs->video_ctl3);
  859. reg &= ~IN_YC_COEFFI_MASK;
  860. if (video_info->ycbcr_coeff)
  861. reg |= IN_YC_COEFFI_ITU709;
  862. else
  863. reg |= IN_YC_COEFFI_ITU601;
  864. writel(reg, &dp_regs->video_ctl3);
  865. }
  866. int exynos_dp_config_video_bist(struct exynos_dp *dp_regs,
  867. struct exynos_dp_priv *priv)
  868. {
  869. unsigned int reg;
  870. unsigned int bist_type = 0;
  871. struct edp_video_info video_info = priv->video_info;
  872. /* For master mode, you don't need to set the video format */
  873. if (video_info.master_mode == 0) {
  874. writel(TOTAL_LINE_CFG_L(priv->disp_info.v_total),
  875. &dp_regs->total_ln_cfg_l);
  876. writel(TOTAL_LINE_CFG_H(priv->disp_info.v_total),
  877. &dp_regs->total_ln_cfg_h);
  878. writel(ACTIVE_LINE_CFG_L(priv->disp_info.v_res),
  879. &dp_regs->active_ln_cfg_l);
  880. writel(ACTIVE_LINE_CFG_H(priv->disp_info.v_res),
  881. &dp_regs->active_ln_cfg_h);
  882. writel(priv->disp_info.v_sync_width, &dp_regs->vsw_cfg);
  883. writel(priv->disp_info.v_back_porch, &dp_regs->vbp_cfg);
  884. writel(priv->disp_info.v_front_porch, &dp_regs->vfp_cfg);
  885. writel(TOTAL_PIXEL_CFG_L(priv->disp_info.h_total),
  886. &dp_regs->total_pix_cfg_l);
  887. writel(TOTAL_PIXEL_CFG_H(priv->disp_info.h_total),
  888. &dp_regs->total_pix_cfg_h);
  889. writel(ACTIVE_PIXEL_CFG_L(priv->disp_info.h_res),
  890. &dp_regs->active_pix_cfg_l);
  891. writel(ACTIVE_PIXEL_CFG_H(priv->disp_info.h_res),
  892. &dp_regs->active_pix_cfg_h);
  893. writel(H_F_PORCH_CFG_L(priv->disp_info.h_front_porch),
  894. &dp_regs->hfp_cfg_l);
  895. writel(H_F_PORCH_CFG_H(priv->disp_info.h_front_porch),
  896. &dp_regs->hfp_cfg_h);
  897. writel(H_SYNC_PORCH_CFG_L(priv->disp_info.h_sync_width),
  898. &dp_regs->hsw_cfg_l);
  899. writel(H_SYNC_PORCH_CFG_H(priv->disp_info.h_sync_width),
  900. &dp_regs->hsw_cfg_h);
  901. writel(H_B_PORCH_CFG_L(priv->disp_info.h_back_porch),
  902. &dp_regs->hbp_cfg_l);
  903. writel(H_B_PORCH_CFG_H(priv->disp_info.h_back_porch),
  904. &dp_regs->hbp_cfg_h);
  905. /*
  906. * Set SLAVE_I_SCAN_CFG[2], VSYNC_P_CFG[1],
  907. * HSYNC_P_CFG[0] properly
  908. */
  909. reg = (video_info.interlaced << INTERACE_SCAN_CFG_SHIFT |
  910. video_info.v_sync_polarity << V_S_POLARITY_CFG_SHIFT |
  911. video_info.h_sync_polarity << H_S_POLARITY_CFG_SHIFT);
  912. writel(reg, &dp_regs->video_ctl10);
  913. }
  914. /* BIST color bar width set--set to each bar is 32 pixel width */
  915. switch (video_info.bist_pattern) {
  916. case COLORBAR_32:
  917. bist_type = BIST_WIDTH_BAR_32_PIXEL |
  918. BIST_TYPE_COLOR_BAR;
  919. break;
  920. case COLORBAR_64:
  921. bist_type = BIST_WIDTH_BAR_64_PIXEL |
  922. BIST_TYPE_COLOR_BAR;
  923. break;
  924. case WHITE_GRAY_BALCKBAR_32:
  925. bist_type = BIST_WIDTH_BAR_32_PIXEL |
  926. BIST_TYPE_WHITE_GRAY_BLACK_BAR;
  927. break;
  928. case WHITE_GRAY_BALCKBAR_64:
  929. bist_type = BIST_WIDTH_BAR_64_PIXEL |
  930. BIST_TYPE_WHITE_GRAY_BLACK_BAR;
  931. break;
  932. case MOBILE_WHITEBAR_32:
  933. bist_type = BIST_WIDTH_BAR_32_PIXEL |
  934. BIST_TYPE_MOBILE_WHITE_BAR;
  935. break;
  936. case MOBILE_WHITEBAR_64:
  937. bist_type = BIST_WIDTH_BAR_64_PIXEL |
  938. BIST_TYPE_MOBILE_WHITE_BAR;
  939. break;
  940. default:
  941. return -1;
  942. }
  943. reg = bist_type;
  944. writel(reg, &dp_regs->video_ctl4);
  945. return 0;
  946. }
  947. unsigned int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp *dp_regs)
  948. {
  949. unsigned int reg;
  950. /* Update Video stream clk detect status */
  951. reg = readl(&dp_regs->sys_ctl1);
  952. writel(reg, &dp_regs->sys_ctl1);
  953. reg = readl(&dp_regs->sys_ctl1);
  954. if (!(reg & DET_STA)) {
  955. debug("DP Input stream clock not detected.\n");
  956. return -EIO;
  957. }
  958. return EXYNOS_DP_SUCCESS;
  959. }
  960. void exynos_dp_set_video_cr_mn(struct exynos_dp *dp_regs, unsigned int type,
  961. unsigned int m_value, unsigned int n_value)
  962. {
  963. unsigned int reg;
  964. if (type == REGISTER_M) {
  965. reg = readl(&dp_regs->sys_ctl4);
  966. reg |= FIX_M_VID;
  967. writel(reg, &dp_regs->sys_ctl4);
  968. reg = M_VID0_CFG(m_value);
  969. writel(reg, &dp_regs->m_vid0);
  970. reg = M_VID1_CFG(m_value);
  971. writel(reg, &dp_regs->m_vid1);
  972. reg = M_VID2_CFG(m_value);
  973. writel(reg, &dp_regs->m_vid2);
  974. reg = N_VID0_CFG(n_value);
  975. writel(reg, &dp_regs->n_vid0);
  976. reg = N_VID1_CFG(n_value);
  977. writel(reg, &dp_regs->n_vid1);
  978. reg = N_VID2_CFG(n_value);
  979. writel(reg, &dp_regs->n_vid2);
  980. } else {
  981. reg = readl(&dp_regs->sys_ctl4);
  982. reg &= ~FIX_M_VID;
  983. writel(reg, &dp_regs->sys_ctl4);
  984. }
  985. }
  986. void exynos_dp_set_video_timing_mode(struct exynos_dp *dp_regs,
  987. unsigned int type)
  988. {
  989. unsigned int reg;
  990. reg = readl(&dp_regs->video_ctl10);
  991. reg &= ~FORMAT_SEL;
  992. if (type != VIDEO_TIMING_FROM_CAPTURE)
  993. reg |= FORMAT_SEL;
  994. writel(reg, &dp_regs->video_ctl10);
  995. }
  996. void exynos_dp_enable_video_master(struct exynos_dp *dp_regs,
  997. unsigned int enable)
  998. {
  999. unsigned int reg;
  1000. reg = readl(&dp_regs->soc_general_ctl);
  1001. if (enable) {
  1002. reg &= ~VIDEO_MODE_MASK;
  1003. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  1004. } else {
  1005. reg &= ~VIDEO_MODE_MASK;
  1006. reg |= VIDEO_MODE_SLAVE_MODE;
  1007. }
  1008. writel(reg, &dp_regs->soc_general_ctl);
  1009. }
  1010. void exynos_dp_start_video(struct exynos_dp *dp_regs)
  1011. {
  1012. unsigned int reg;
  1013. /* Enable Video input and disable Mute */
  1014. reg = readl(&dp_regs->video_ctl1);
  1015. reg |= VIDEO_EN;
  1016. writel(reg, &dp_regs->video_ctl1);
  1017. }
  1018. unsigned int exynos_dp_is_video_stream_on(struct exynos_dp *dp_regs)
  1019. {
  1020. unsigned int reg;
  1021. /* Update STRM_VALID */
  1022. reg = readl(&dp_regs->sys_ctl3);
  1023. writel(reg, &dp_regs->sys_ctl3);
  1024. reg = readl(&dp_regs->sys_ctl3);
  1025. if (!(reg & STRM_VALID))
  1026. return -EIO;
  1027. return EXYNOS_DP_SUCCESS;
  1028. }