sor.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2011-2013, NVIDIA Corporation.
  4. */
  5. #include <common.h>
  6. #include <dm.h>
  7. #include <errno.h>
  8. #include <malloc.h>
  9. #include <panel.h>
  10. #include <syscon.h>
  11. #include <video_bridge.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch-tegra/dc.h>
  15. #include "displayport.h"
  16. #include "sor.h"
  17. #define DEBUG_SOR 0
  18. #define APBDEV_PMC_DPD_SAMPLE 0x20
  19. #define APBDEV_PMC_DPD_SAMPLE_ON_DISABLE 0
  20. #define APBDEV_PMC_DPD_SAMPLE_ON_ENABLE 1
  21. #define APBDEV_PMC_SEL_DPD_TIM 0x1c8
  22. #define APBDEV_PMC_SEL_DPD_TIM_SEL_DPD_TIM_DEFAULT 0x7f
  23. #define APBDEV_PMC_IO_DPD2_REQ 0x1c0
  24. #define APBDEV_PMC_IO_DPD2_REQ_LVDS_SHIFT 25
  25. #define APBDEV_PMC_IO_DPD2_REQ_LVDS_OFF (0 << 25)
  26. #define APBDEV_PMC_IO_DPD2_REQ_LVDS_ON (1 << 25)
  27. #define APBDEV_PMC_IO_DPD2_REQ_CODE_SHIFT 30
  28. #define APBDEV_PMC_IO_DPD2_REQ_CODE_DEFAULT_MASK (0x3 << 30)
  29. #define APBDEV_PMC_IO_DPD2_REQ_CODE_IDLE (0 << 30)
  30. #define APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_OFF (1 << 30)
  31. #define APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_ON (2 << 30)
  32. #define APBDEV_PMC_IO_DPD2_STATUS 0x1c4
  33. #define APBDEV_PMC_IO_DPD2_STATUS_LVDS_SHIFT 25
  34. #define APBDEV_PMC_IO_DPD2_STATUS_LVDS_OFF (0 << 25)
  35. #define APBDEV_PMC_IO_DPD2_STATUS_LVDS_ON (1 << 25)
  36. struct tegra_dc_sor_data {
  37. void *base;
  38. void *pmc_base;
  39. u8 portnum; /* 0 or 1 */
  40. int power_is_up;
  41. struct udevice *panel;
  42. };
  43. static inline u32 tegra_sor_readl(struct tegra_dc_sor_data *sor, u32 reg)
  44. {
  45. return readl((u32 *)sor->base + reg);
  46. }
  47. static inline void tegra_sor_writel(struct tegra_dc_sor_data *sor, u32 reg,
  48. u32 val)
  49. {
  50. writel(val, (u32 *)sor->base + reg);
  51. }
  52. static inline void tegra_sor_write_field(struct tegra_dc_sor_data *sor,
  53. u32 reg, u32 mask, u32 val)
  54. {
  55. u32 reg_val = tegra_sor_readl(sor, reg);
  56. reg_val &= ~mask;
  57. reg_val |= val;
  58. tegra_sor_writel(sor, reg, reg_val);
  59. }
  60. void tegra_dp_disable_tx_pu(struct udevice *dev)
  61. {
  62. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  63. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
  64. DP_PADCTL_TX_PU_MASK, DP_PADCTL_TX_PU_DISABLE);
  65. }
  66. void tegra_dp_set_pe_vs_pc(struct udevice *dev, u32 mask, u32 pe_reg,
  67. u32 vs_reg, u32 pc_reg, u8 pc_supported)
  68. {
  69. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  70. tegra_sor_write_field(sor, PR(sor->portnum), mask, pe_reg);
  71. tegra_sor_write_field(sor, DC(sor->portnum), mask, vs_reg);
  72. if (pc_supported) {
  73. tegra_sor_write_field(sor, POSTCURSOR(sor->portnum), mask,
  74. pc_reg);
  75. }
  76. }
  77. static int tegra_dc_sor_poll_register(struct tegra_dc_sor_data *sor, u32 reg,
  78. u32 mask, u32 exp_val,
  79. int poll_interval_us, int timeout_ms)
  80. {
  81. u32 reg_val = 0;
  82. ulong start;
  83. start = get_timer(0);
  84. do {
  85. reg_val = tegra_sor_readl(sor, reg);
  86. if (((reg_val & mask) == exp_val))
  87. return 0;
  88. udelay(poll_interval_us);
  89. } while (get_timer(start) < timeout_ms);
  90. debug("sor_poll_register 0x%x: timeout, (reg_val)0x%08x & (mask)0x%08x != (exp_val)0x%08x\n",
  91. reg, reg_val, mask, exp_val);
  92. return -ETIMEDOUT;
  93. }
  94. int tegra_dc_sor_set_power_state(struct udevice *dev, int pu_pd)
  95. {
  96. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  97. u32 reg_val;
  98. u32 orig_val;
  99. orig_val = tegra_sor_readl(sor, PWR);
  100. reg_val = pu_pd ? PWR_NORMAL_STATE_PU :
  101. PWR_NORMAL_STATE_PD; /* normal state only */
  102. if (reg_val == orig_val)
  103. return 0; /* No update needed */
  104. reg_val |= PWR_SETTING_NEW_TRIGGER;
  105. tegra_sor_writel(sor, PWR, reg_val);
  106. /* Poll to confirm it is done */
  107. if (tegra_dc_sor_poll_register(sor, PWR,
  108. PWR_SETTING_NEW_DEFAULT_MASK,
  109. PWR_SETTING_NEW_DONE,
  110. 100, TEGRA_SOR_TIMEOUT_MS)) {
  111. debug("dc timeout waiting for SOR_PWR = NEW_DONE\n");
  112. return -EFAULT;
  113. }
  114. return 0;
  115. }
  116. void tegra_dc_sor_set_dp_linkctl(struct udevice *dev, int ena,
  117. u8 training_pattern,
  118. const struct tegra_dp_link_config *link_cfg)
  119. {
  120. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  121. u32 reg_val;
  122. reg_val = tegra_sor_readl(sor, DP_LINKCTL(sor->portnum));
  123. if (ena)
  124. reg_val |= DP_LINKCTL_ENABLE_YES;
  125. else
  126. reg_val &= DP_LINKCTL_ENABLE_NO;
  127. reg_val &= ~DP_LINKCTL_TUSIZE_MASK;
  128. reg_val |= (link_cfg->tu_size << DP_LINKCTL_TUSIZE_SHIFT);
  129. if (link_cfg->enhanced_framing)
  130. reg_val |= DP_LINKCTL_ENHANCEDFRAME_ENABLE;
  131. tegra_sor_writel(sor, DP_LINKCTL(sor->portnum), reg_val);
  132. switch (training_pattern) {
  133. case training_pattern_1:
  134. tegra_sor_writel(sor, DP_TPG, 0x41414141);
  135. break;
  136. case training_pattern_2:
  137. case training_pattern_3:
  138. reg_val = (link_cfg->link_bw == SOR_LINK_SPEED_G5_4) ?
  139. 0x43434343 : 0x42424242;
  140. tegra_sor_writel(sor, DP_TPG, reg_val);
  141. break;
  142. default:
  143. tegra_sor_writel(sor, DP_TPG, 0x50505050);
  144. break;
  145. }
  146. }
  147. static int tegra_dc_sor_enable_lane_sequencer(struct tegra_dc_sor_data *sor,
  148. int pu, int is_lvds)
  149. {
  150. u32 reg_val;
  151. /* SOR lane sequencer */
  152. if (pu) {
  153. reg_val = LANE_SEQ_CTL_SETTING_NEW_TRIGGER |
  154. LANE_SEQ_CTL_SEQUENCE_DOWN |
  155. LANE_SEQ_CTL_NEW_POWER_STATE_PU;
  156. } else {
  157. reg_val = LANE_SEQ_CTL_SETTING_NEW_TRIGGER |
  158. LANE_SEQ_CTL_SEQUENCE_UP |
  159. LANE_SEQ_CTL_NEW_POWER_STATE_PD;
  160. }
  161. if (is_lvds)
  162. reg_val |= 15 << LANE_SEQ_CTL_DELAY_SHIFT;
  163. else
  164. reg_val |= 1 << LANE_SEQ_CTL_DELAY_SHIFT;
  165. tegra_sor_writel(sor, LANE_SEQ_CTL, reg_val);
  166. if (tegra_dc_sor_poll_register(sor, LANE_SEQ_CTL,
  167. LANE_SEQ_CTL_SETTING_MASK,
  168. LANE_SEQ_CTL_SETTING_NEW_DONE,
  169. 100, TEGRA_SOR_TIMEOUT_MS)) {
  170. debug("dp: timeout while waiting for SOR lane sequencer to power down lanes\n");
  171. return -1;
  172. }
  173. return 0;
  174. }
  175. static int tegra_dc_sor_power_dplanes(struct udevice *dev,
  176. u32 lane_count, int pu)
  177. {
  178. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  179. u32 reg_val;
  180. reg_val = tegra_sor_readl(sor, DP_PADCTL(sor->portnum));
  181. if (pu) {
  182. switch (lane_count) {
  183. case 4:
  184. reg_val |= (DP_PADCTL_PD_TXD_3_NO |
  185. DP_PADCTL_PD_TXD_2_NO);
  186. /* fall through */
  187. case 2:
  188. reg_val |= DP_PADCTL_PD_TXD_1_NO;
  189. case 1:
  190. reg_val |= DP_PADCTL_PD_TXD_0_NO;
  191. break;
  192. default:
  193. debug("dp: invalid lane number %d\n", lane_count);
  194. return -1;
  195. }
  196. tegra_sor_writel(sor, DP_PADCTL(sor->portnum), reg_val);
  197. tegra_dc_sor_set_lane_count(dev, lane_count);
  198. }
  199. return tegra_dc_sor_enable_lane_sequencer(sor, pu, 0);
  200. }
  201. void tegra_dc_sor_set_panel_power(struct udevice *dev, int power_up)
  202. {
  203. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  204. u32 reg_val;
  205. reg_val = tegra_sor_readl(sor, DP_PADCTL(sor->portnum));
  206. if (power_up)
  207. reg_val |= DP_PADCTL_PAD_CAL_PD_POWERUP;
  208. else
  209. reg_val &= ~DP_PADCTL_PAD_CAL_PD_POWERUP;
  210. tegra_sor_writel(sor, DP_PADCTL(sor->portnum), reg_val);
  211. }
  212. static void tegra_dc_sor_config_pwm(struct tegra_dc_sor_data *sor, u32 pwm_div,
  213. u32 pwm_dutycycle)
  214. {
  215. tegra_sor_writel(sor, PWM_DIV, pwm_div);
  216. tegra_sor_writel(sor, PWM_CTL,
  217. (pwm_dutycycle & PWM_CTL_DUTY_CYCLE_MASK) |
  218. PWM_CTL_SETTING_NEW_TRIGGER);
  219. if (tegra_dc_sor_poll_register(sor, PWM_CTL,
  220. PWM_CTL_SETTING_NEW_SHIFT,
  221. PWM_CTL_SETTING_NEW_DONE,
  222. 100, TEGRA_SOR_TIMEOUT_MS)) {
  223. debug("dp: timeout while waiting for SOR PWM setting\n");
  224. }
  225. }
  226. static void tegra_dc_sor_set_dp_mode(struct udevice *dev,
  227. const struct tegra_dp_link_config *link_cfg)
  228. {
  229. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  230. u32 reg_val;
  231. tegra_dc_sor_set_link_bandwidth(dev, link_cfg->link_bw);
  232. tegra_dc_sor_set_dp_linkctl(dev, 1, training_pattern_none, link_cfg);
  233. reg_val = tegra_sor_readl(sor, DP_CONFIG(sor->portnum));
  234. reg_val &= ~DP_CONFIG_WATERMARK_MASK;
  235. reg_val |= link_cfg->watermark;
  236. reg_val &= ~DP_CONFIG_ACTIVESYM_COUNT_MASK;
  237. reg_val |= (link_cfg->active_count <<
  238. DP_CONFIG_ACTIVESYM_COUNT_SHIFT);
  239. reg_val &= ~DP_CONFIG_ACTIVESYM_FRAC_MASK;
  240. reg_val |= (link_cfg->active_frac <<
  241. DP_CONFIG_ACTIVESYM_FRAC_SHIFT);
  242. if (link_cfg->activepolarity)
  243. reg_val |= DP_CONFIG_ACTIVESYM_POLARITY_POSITIVE;
  244. else
  245. reg_val &= ~DP_CONFIG_ACTIVESYM_POLARITY_POSITIVE;
  246. reg_val |= (DP_CONFIG_ACTIVESYM_CNTL_ENABLE |
  247. DP_CONFIG_RD_RESET_VAL_NEGATIVE);
  248. tegra_sor_writel(sor, DP_CONFIG(sor->portnum), reg_val);
  249. /* program h/vblank sym */
  250. tegra_sor_write_field(sor, DP_AUDIO_HBLANK_SYMBOLS,
  251. DP_AUDIO_HBLANK_SYMBOLS_MASK,
  252. link_cfg->hblank_sym);
  253. tegra_sor_write_field(sor, DP_AUDIO_VBLANK_SYMBOLS,
  254. DP_AUDIO_VBLANK_SYMBOLS_MASK,
  255. link_cfg->vblank_sym);
  256. }
  257. static inline void tegra_dc_sor_super_update(struct tegra_dc_sor_data *sor)
  258. {
  259. tegra_sor_writel(sor, SUPER_STATE0, 0);
  260. tegra_sor_writel(sor, SUPER_STATE0, 1);
  261. tegra_sor_writel(sor, SUPER_STATE0, 0);
  262. }
  263. static inline void tegra_dc_sor_update(struct tegra_dc_sor_data *sor)
  264. {
  265. tegra_sor_writel(sor, STATE0, 0);
  266. tegra_sor_writel(sor, STATE0, 1);
  267. tegra_sor_writel(sor, STATE0, 0);
  268. }
  269. static int tegra_dc_sor_io_set_dpd(struct tegra_dc_sor_data *sor, int up)
  270. {
  271. u32 reg_val;
  272. void *pmc_base = sor->pmc_base;
  273. if (up) {
  274. writel(APBDEV_PMC_DPD_SAMPLE_ON_ENABLE,
  275. pmc_base + APBDEV_PMC_DPD_SAMPLE);
  276. writel(10, pmc_base + APBDEV_PMC_SEL_DPD_TIM);
  277. }
  278. reg_val = readl(pmc_base + APBDEV_PMC_IO_DPD2_REQ);
  279. reg_val &= ~(APBDEV_PMC_IO_DPD2_REQ_LVDS_ON ||
  280. APBDEV_PMC_IO_DPD2_REQ_CODE_DEFAULT_MASK);
  281. reg_val = up ? APBDEV_PMC_IO_DPD2_REQ_LVDS_ON |
  282. APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_OFF :
  283. APBDEV_PMC_IO_DPD2_REQ_LVDS_OFF |
  284. APBDEV_PMC_IO_DPD2_REQ_CODE_DPD_ON;
  285. writel(reg_val, pmc_base + APBDEV_PMC_IO_DPD2_REQ);
  286. /* Polling */
  287. u32 temp = 10 * 1000;
  288. do {
  289. udelay(20);
  290. reg_val = readl(pmc_base + APBDEV_PMC_IO_DPD2_STATUS);
  291. if (temp > 20)
  292. temp -= 20;
  293. else
  294. break;
  295. } while ((reg_val & APBDEV_PMC_IO_DPD2_STATUS_LVDS_ON) != 0);
  296. if ((reg_val & APBDEV_PMC_IO_DPD2_STATUS_LVDS_ON) != 0) {
  297. debug("PMC_IO_DPD2 polling failed (0x%x)\n", reg_val);
  298. return -EIO;
  299. }
  300. if (up) {
  301. writel(APBDEV_PMC_DPD_SAMPLE_ON_DISABLE,
  302. pmc_base + APBDEV_PMC_DPD_SAMPLE);
  303. }
  304. return 0;
  305. }
  306. void tegra_dc_sor_set_internal_panel(struct udevice *dev, int is_int)
  307. {
  308. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  309. u32 reg_val;
  310. reg_val = tegra_sor_readl(sor, DP_SPARE(sor->portnum));
  311. if (is_int)
  312. reg_val |= DP_SPARE_PANEL_INTERNAL;
  313. else
  314. reg_val &= ~DP_SPARE_PANEL_INTERNAL;
  315. reg_val |= DP_SPARE_SOR_CLK_SEL_MACRO_SORCLK |
  316. DP_SPARE_SEQ_ENABLE_YES;
  317. tegra_sor_writel(sor, DP_SPARE(sor->portnum), reg_val);
  318. }
  319. void tegra_dc_sor_read_link_config(struct udevice *dev, u8 *link_bw,
  320. u8 *lane_count)
  321. {
  322. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  323. u32 reg_val;
  324. reg_val = tegra_sor_readl(sor, CLK_CNTRL);
  325. *link_bw = (reg_val & CLK_CNTRL_DP_LINK_SPEED_MASK)
  326. >> CLK_CNTRL_DP_LINK_SPEED_SHIFT;
  327. reg_val = tegra_sor_readl(sor,
  328. DP_LINKCTL(sor->portnum));
  329. switch (reg_val & DP_LINKCTL_LANECOUNT_MASK) {
  330. case DP_LINKCTL_LANECOUNT_ZERO:
  331. *lane_count = 0;
  332. break;
  333. case DP_LINKCTL_LANECOUNT_ONE:
  334. *lane_count = 1;
  335. break;
  336. case DP_LINKCTL_LANECOUNT_TWO:
  337. *lane_count = 2;
  338. break;
  339. case DP_LINKCTL_LANECOUNT_FOUR:
  340. *lane_count = 4;
  341. break;
  342. default:
  343. printf("Unknown lane count\n");
  344. }
  345. }
  346. void tegra_dc_sor_set_link_bandwidth(struct udevice *dev, u8 link_bw)
  347. {
  348. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  349. tegra_sor_write_field(sor, CLK_CNTRL,
  350. CLK_CNTRL_DP_LINK_SPEED_MASK,
  351. link_bw << CLK_CNTRL_DP_LINK_SPEED_SHIFT);
  352. }
  353. void tegra_dc_sor_set_lane_count(struct udevice *dev, u8 lane_count)
  354. {
  355. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  356. u32 reg_val;
  357. reg_val = tegra_sor_readl(sor, DP_LINKCTL(sor->portnum));
  358. reg_val &= ~DP_LINKCTL_LANECOUNT_MASK;
  359. switch (lane_count) {
  360. case 0:
  361. break;
  362. case 1:
  363. reg_val |= DP_LINKCTL_LANECOUNT_ONE;
  364. break;
  365. case 2:
  366. reg_val |= DP_LINKCTL_LANECOUNT_TWO;
  367. break;
  368. case 4:
  369. reg_val |= DP_LINKCTL_LANECOUNT_FOUR;
  370. break;
  371. default:
  372. /* 0 should be handled earlier. */
  373. printf("dp: Invalid lane count %d\n", lane_count);
  374. return;
  375. }
  376. tegra_sor_writel(sor, DP_LINKCTL(sor->portnum), reg_val);
  377. }
  378. /*
  379. * The SOR power sequencer does not work for t124 so SW has to
  380. * go through the power sequence manually
  381. * Power up steps from spec:
  382. * STEP PDPORT PDPLL PDBG PLLVCOD PLLCAPD E_DPD PDCAL
  383. * 1 1 1 1 1 1 1 1
  384. * 2 1 1 1 1 1 0 1
  385. * 3 1 1 0 1 1 0 1
  386. * 4 1 0 0 0 0 0 1
  387. * 5 0 0 0 0 0 0 1
  388. */
  389. static int tegra_dc_sor_power_up(struct udevice *dev, int is_lvds)
  390. {
  391. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  392. u32 reg;
  393. int ret;
  394. if (sor->power_is_up)
  395. return 0;
  396. /*
  397. * If for some reason it is already powered up, don't do it again.
  398. * This can happen if U-Boot is the secondary boot loader.
  399. */
  400. reg = tegra_sor_readl(sor, DP_PADCTL(sor->portnum));
  401. if (reg & DP_PADCTL_PD_TXD_0_NO)
  402. return 0;
  403. /* Set link bw */
  404. tegra_dc_sor_set_link_bandwidth(dev, is_lvds ?
  405. CLK_CNTRL_DP_LINK_SPEED_LVDS :
  406. CLK_CNTRL_DP_LINK_SPEED_G1_62);
  407. /* step 1 */
  408. tegra_sor_write_field(sor, PLL2,
  409. PLL2_AUX7_PORT_POWERDOWN_MASK | /* PDPORT */
  410. PLL2_AUX6_BANDGAP_POWERDOWN_MASK | /* PDBG */
  411. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK, /* PLLCAPD */
  412. PLL2_AUX7_PORT_POWERDOWN_ENABLE |
  413. PLL2_AUX6_BANDGAP_POWERDOWN_ENABLE |
  414. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_ENABLE);
  415. tegra_sor_write_field(sor, PLL0, PLL0_PWR_MASK | /* PDPLL */
  416. PLL0_VCOPD_MASK, /* PLLVCOPD */
  417. PLL0_PWR_OFF | PLL0_VCOPD_ASSERT);
  418. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
  419. DP_PADCTL_PAD_CAL_PD_POWERDOWN, /* PDCAL */
  420. DP_PADCTL_PAD_CAL_PD_POWERDOWN);
  421. /* step 2 */
  422. ret = tegra_dc_sor_io_set_dpd(sor, 1);
  423. if (ret)
  424. return ret;
  425. udelay(15);
  426. /* step 3 */
  427. tegra_sor_write_field(sor, PLL2,
  428. PLL2_AUX6_BANDGAP_POWERDOWN_MASK,
  429. PLL2_AUX6_BANDGAP_POWERDOWN_DISABLE);
  430. udelay(25);
  431. /* step 4 */
  432. tegra_sor_write_field(sor, PLL0,
  433. PLL0_PWR_MASK | /* PDPLL */
  434. PLL0_VCOPD_MASK, /* PLLVCOPD */
  435. PLL0_PWR_ON | PLL0_VCOPD_RESCIND);
  436. /* PLLCAPD */
  437. tegra_sor_write_field(sor, PLL2,
  438. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK,
  439. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_DISABLE);
  440. udelay(225);
  441. /* step 5 PDPORT */
  442. tegra_sor_write_field(sor, PLL2,
  443. PLL2_AUX7_PORT_POWERDOWN_MASK,
  444. PLL2_AUX7_PORT_POWERDOWN_DISABLE);
  445. sor->power_is_up = 1;
  446. return 0;
  447. }
  448. #if DEBUG_SOR
  449. static void dump_sor_reg(struct tegra_dc_sor_data *sor)
  450. {
  451. #define DUMP_REG(a) printk(BIOS_INFO, "%-32s %03x %08x\n", \
  452. #a, a, tegra_sor_readl(sor, a));
  453. DUMP_REG(SUPER_STATE0);
  454. DUMP_REG(SUPER_STATE1);
  455. DUMP_REG(STATE0);
  456. DUMP_REG(STATE1);
  457. DUMP_REG(NV_HEAD_STATE0(0));
  458. DUMP_REG(NV_HEAD_STATE0(1));
  459. DUMP_REG(NV_HEAD_STATE1(0));
  460. DUMP_REG(NV_HEAD_STATE1(1));
  461. DUMP_REG(NV_HEAD_STATE2(0));
  462. DUMP_REG(NV_HEAD_STATE2(1));
  463. DUMP_REG(NV_HEAD_STATE3(0));
  464. DUMP_REG(NV_HEAD_STATE3(1));
  465. DUMP_REG(NV_HEAD_STATE4(0));
  466. DUMP_REG(NV_HEAD_STATE4(1));
  467. DUMP_REG(NV_HEAD_STATE5(0));
  468. DUMP_REG(NV_HEAD_STATE5(1));
  469. DUMP_REG(CRC_CNTRL);
  470. DUMP_REG(CLK_CNTRL);
  471. DUMP_REG(CAP);
  472. DUMP_REG(PWR);
  473. DUMP_REG(TEST);
  474. DUMP_REG(PLL0);
  475. DUMP_REG(PLL1);
  476. DUMP_REG(PLL2);
  477. DUMP_REG(PLL3);
  478. DUMP_REG(CSTM);
  479. DUMP_REG(LVDS);
  480. DUMP_REG(CRCA);
  481. DUMP_REG(CRCB);
  482. DUMP_REG(SEQ_CTL);
  483. DUMP_REG(LANE_SEQ_CTL);
  484. DUMP_REG(SEQ_INST(0));
  485. DUMP_REG(SEQ_INST(1));
  486. DUMP_REG(SEQ_INST(2));
  487. DUMP_REG(SEQ_INST(3));
  488. DUMP_REG(SEQ_INST(4));
  489. DUMP_REG(SEQ_INST(5));
  490. DUMP_REG(SEQ_INST(6));
  491. DUMP_REG(SEQ_INST(7));
  492. DUMP_REG(SEQ_INST(8));
  493. DUMP_REG(PWM_DIV);
  494. DUMP_REG(PWM_CTL);
  495. DUMP_REG(MSCHECK);
  496. DUMP_REG(XBAR_CTRL);
  497. DUMP_REG(DP_LINKCTL(0));
  498. DUMP_REG(DP_LINKCTL(1));
  499. DUMP_REG(DC(0));
  500. DUMP_REG(DC(1));
  501. DUMP_REG(LANE_DRIVE_CURRENT(0));
  502. DUMP_REG(PR(0));
  503. DUMP_REG(LANE4_PREEMPHASIS(0));
  504. DUMP_REG(POSTCURSOR(0));
  505. DUMP_REG(DP_CONFIG(0));
  506. DUMP_REG(DP_CONFIG(1));
  507. DUMP_REG(DP_MN(0));
  508. DUMP_REG(DP_MN(1));
  509. DUMP_REG(DP_PADCTL(0));
  510. DUMP_REG(DP_PADCTL(1));
  511. DUMP_REG(DP_DEBUG(0));
  512. DUMP_REG(DP_DEBUG(1));
  513. DUMP_REG(DP_SPARE(0));
  514. DUMP_REG(DP_SPARE(1));
  515. DUMP_REG(DP_TPG);
  516. return;
  517. }
  518. #endif
  519. static void tegra_dc_sor_config_panel(struct tegra_dc_sor_data *sor,
  520. int is_lvds,
  521. const struct tegra_dp_link_config *link_cfg,
  522. const struct display_timing *timing)
  523. {
  524. const int head_num = 0;
  525. u32 reg_val = STATE1_ASY_OWNER_HEAD0 << head_num;
  526. u32 vtotal, htotal;
  527. u32 vsync_end, hsync_end;
  528. u32 vblank_end, hblank_end;
  529. u32 vblank_start, hblank_start;
  530. reg_val |= is_lvds ? STATE1_ASY_PROTOCOL_LVDS_CUSTOM :
  531. STATE1_ASY_PROTOCOL_DP_A;
  532. reg_val |= STATE1_ASY_SUBOWNER_NONE |
  533. STATE1_ASY_CRCMODE_COMPLETE_RASTER;
  534. reg_val |= STATE1_ASY_HSYNCPOL_NEGATIVE_TRUE;
  535. reg_val |= STATE1_ASY_VSYNCPOL_NEGATIVE_TRUE;
  536. reg_val |= (link_cfg->bits_per_pixel > 18) ?
  537. STATE1_ASY_PIXELDEPTH_BPP_24_444 :
  538. STATE1_ASY_PIXELDEPTH_BPP_18_444;
  539. tegra_sor_writel(sor, STATE1, reg_val);
  540. /*
  541. * Skipping programming NV_HEAD_STATE0, assuming:
  542. * interlacing: PROGRESSIVE, dynamic range: VESA, colorspace: RGB
  543. */
  544. vtotal = timing->vsync_len.typ + timing->vback_porch.typ +
  545. timing->vactive.typ + timing->vfront_porch.typ;
  546. htotal = timing->hsync_len.typ + timing->hback_porch.typ +
  547. timing->hactive.typ + timing->hfront_porch.typ;
  548. tegra_sor_writel(sor, NV_HEAD_STATE1(head_num),
  549. vtotal << NV_HEAD_STATE1_VTOTAL_SHIFT |
  550. htotal << NV_HEAD_STATE1_HTOTAL_SHIFT);
  551. vsync_end = timing->vsync_len.typ - 1;
  552. hsync_end = timing->hsync_len.typ - 1;
  553. tegra_sor_writel(sor, NV_HEAD_STATE2(head_num),
  554. vsync_end << NV_HEAD_STATE2_VSYNC_END_SHIFT |
  555. hsync_end << NV_HEAD_STATE2_HSYNC_END_SHIFT);
  556. vblank_end = vsync_end + timing->vback_porch.typ;
  557. hblank_end = hsync_end + timing->hback_porch.typ;
  558. tegra_sor_writel(sor, NV_HEAD_STATE3(head_num),
  559. vblank_end << NV_HEAD_STATE3_VBLANK_END_SHIFT |
  560. hblank_end << NV_HEAD_STATE3_HBLANK_END_SHIFT);
  561. vblank_start = vblank_end + timing->vactive.typ;
  562. hblank_start = hblank_end + timing->hactive.typ;
  563. tegra_sor_writel(sor, NV_HEAD_STATE4(head_num),
  564. vblank_start << NV_HEAD_STATE4_VBLANK_START_SHIFT |
  565. hblank_start << NV_HEAD_STATE4_HBLANK_START_SHIFT);
  566. /* TODO: adding interlace mode support */
  567. tegra_sor_writel(sor, NV_HEAD_STATE5(head_num), 0x1);
  568. tegra_sor_write_field(sor, CSTM,
  569. CSTM_ROTCLK_DEFAULT_MASK |
  570. CSTM_LVDS_EN_ENABLE,
  571. 2 << CSTM_ROTCLK_SHIFT |
  572. is_lvds ? CSTM_LVDS_EN_ENABLE :
  573. CSTM_LVDS_EN_DISABLE);
  574. tegra_dc_sor_config_pwm(sor, 1024, 1024);
  575. }
  576. static void tegra_dc_sor_enable_dc(struct dc_ctlr *disp_ctrl)
  577. {
  578. u32 reg_val = readl(&disp_ctrl->cmd.state_access);
  579. writel(reg_val | WRITE_MUX_ACTIVE, &disp_ctrl->cmd.state_access);
  580. writel(VSYNC_H_POSITION(1), &disp_ctrl->disp.disp_timing_opt);
  581. /* Enable DC now - otherwise pure text console may not show. */
  582. writel(CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT,
  583. &disp_ctrl->cmd.disp_cmd);
  584. writel(reg_val, &disp_ctrl->cmd.state_access);
  585. }
  586. int tegra_dc_sor_enable_dp(struct udevice *dev,
  587. const struct tegra_dp_link_config *link_cfg)
  588. {
  589. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  590. int ret;
  591. tegra_sor_write_field(sor, CLK_CNTRL,
  592. CLK_CNTRL_DP_CLK_SEL_MASK,
  593. CLK_CNTRL_DP_CLK_SEL_SINGLE_DPCLK);
  594. tegra_sor_write_field(sor, PLL2,
  595. PLL2_AUX6_BANDGAP_POWERDOWN_MASK,
  596. PLL2_AUX6_BANDGAP_POWERDOWN_DISABLE);
  597. udelay(25);
  598. tegra_sor_write_field(sor, PLL3,
  599. PLL3_PLLVDD_MODE_MASK,
  600. PLL3_PLLVDD_MODE_V3_3);
  601. tegra_sor_writel(sor, PLL0,
  602. 0xf << PLL0_ICHPMP_SHFIT |
  603. 0x3 << PLL0_VCOCAP_SHIFT |
  604. PLL0_PLLREG_LEVEL_V45 |
  605. PLL0_RESISTORSEL_EXT |
  606. PLL0_PWR_ON | PLL0_VCOPD_RESCIND);
  607. tegra_sor_write_field(sor, PLL2,
  608. PLL2_AUX1_SEQ_MASK |
  609. PLL2_AUX9_LVDSEN_OVERRIDE |
  610. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK,
  611. PLL2_AUX1_SEQ_PLLCAPPD_OVERRIDE |
  612. PLL2_AUX9_LVDSEN_OVERRIDE |
  613. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_DISABLE);
  614. tegra_sor_writel(sor, PLL1, PLL1_TERM_COMPOUT_HIGH |
  615. PLL1_TMDS_TERM_ENABLE);
  616. if (tegra_dc_sor_poll_register(sor, PLL2,
  617. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_MASK,
  618. PLL2_AUX8_SEQ_PLLCAPPD_ENFORCE_DISABLE,
  619. 100, TEGRA_SOR_TIMEOUT_MS)) {
  620. printf("DP failed to lock PLL\n");
  621. return -EIO;
  622. }
  623. tegra_sor_write_field(sor, PLL2, PLL2_AUX2_MASK |
  624. PLL2_AUX7_PORT_POWERDOWN_MASK,
  625. PLL2_AUX2_OVERRIDE_POWERDOWN |
  626. PLL2_AUX7_PORT_POWERDOWN_DISABLE);
  627. ret = tegra_dc_sor_power_up(dev, 0);
  628. if (ret) {
  629. debug("DP failed to power up\n");
  630. return ret;
  631. }
  632. /* re-enable SOR clock */
  633. clock_sor_enable_edp_clock();
  634. /* Power up lanes */
  635. tegra_dc_sor_power_dplanes(dev, link_cfg->lane_count, 1);
  636. tegra_dc_sor_set_dp_mode(dev, link_cfg);
  637. debug("%s ret\n", __func__);
  638. return 0;
  639. }
  640. int tegra_dc_sor_attach(struct udevice *dc_dev, struct udevice *dev,
  641. const struct tegra_dp_link_config *link_cfg,
  642. const struct display_timing *timing)
  643. {
  644. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  645. struct dc_ctlr *disp_ctrl;
  646. u32 reg_val;
  647. /* Use the first display controller */
  648. debug("%s\n", __func__);
  649. disp_ctrl = (struct dc_ctlr *)dev_read_addr(dc_dev);
  650. tegra_dc_sor_enable_dc(disp_ctrl);
  651. tegra_dc_sor_config_panel(sor, 0, link_cfg, timing);
  652. writel(0x9f00, &disp_ctrl->cmd.state_ctrl);
  653. writel(0x9f, &disp_ctrl->cmd.state_ctrl);
  654. writel(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  655. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE,
  656. &disp_ctrl->cmd.disp_pow_ctrl);
  657. reg_val = tegra_sor_readl(sor, TEST);
  658. if (reg_val & TEST_ATTACHED_TRUE)
  659. return -EEXIST;
  660. tegra_sor_writel(sor, SUPER_STATE1,
  661. SUPER_STATE1_ATTACHED_NO);
  662. /*
  663. * Enable display2sor clock at least 2 cycles before DC start,
  664. * to clear sor internal valid signal.
  665. */
  666. writel(SOR_ENABLE, &disp_ctrl->disp.disp_win_opt);
  667. writel(GENERAL_ACT_REQ, &disp_ctrl->cmd.state_ctrl);
  668. writel(0, &disp_ctrl->disp.disp_win_opt);
  669. writel(GENERAL_ACT_REQ, &disp_ctrl->cmd.state_ctrl);
  670. /* Attach head */
  671. tegra_dc_sor_update(sor);
  672. tegra_sor_writel(sor, SUPER_STATE1,
  673. SUPER_STATE1_ATTACHED_YES);
  674. tegra_sor_writel(sor, SUPER_STATE1,
  675. SUPER_STATE1_ATTACHED_YES |
  676. SUPER_STATE1_ASY_HEAD_OP_AWAKE |
  677. SUPER_STATE1_ASY_ORMODE_NORMAL);
  678. tegra_dc_sor_super_update(sor);
  679. /* Enable dc */
  680. reg_val = readl(&disp_ctrl->cmd.state_access);
  681. writel(reg_val | WRITE_MUX_ACTIVE, &disp_ctrl->cmd.state_access);
  682. writel(CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT,
  683. &disp_ctrl->cmd.disp_cmd);
  684. writel(SOR_ENABLE, &disp_ctrl->disp.disp_win_opt);
  685. writel(reg_val, &disp_ctrl->cmd.state_access);
  686. if (tegra_dc_sor_poll_register(sor, TEST,
  687. TEST_ACT_HEAD_OPMODE_DEFAULT_MASK,
  688. TEST_ACT_HEAD_OPMODE_AWAKE,
  689. 100,
  690. TEGRA_SOR_ATTACH_TIMEOUT_MS)) {
  691. printf("dc timeout waiting for OPMOD = AWAKE\n");
  692. return -ETIMEDOUT;
  693. } else {
  694. debug("%s: sor is attached\n", __func__);
  695. }
  696. #if DEBUG_SOR
  697. dump_sor_reg(sor);
  698. #endif
  699. debug("%s: ret=%d\n", __func__, 0);
  700. return 0;
  701. }
  702. void tegra_dc_sor_set_lane_parm(struct udevice *dev,
  703. const struct tegra_dp_link_config *link_cfg)
  704. {
  705. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  706. tegra_sor_writel(sor, LANE_DRIVE_CURRENT(sor->portnum),
  707. link_cfg->drive_current);
  708. tegra_sor_writel(sor, PR(sor->portnum),
  709. link_cfg->preemphasis);
  710. tegra_sor_writel(sor, POSTCURSOR(sor->portnum),
  711. link_cfg->postcursor);
  712. tegra_sor_writel(sor, LVDS, 0);
  713. tegra_dc_sor_set_link_bandwidth(dev, link_cfg->link_bw);
  714. tegra_dc_sor_set_lane_count(dev, link_cfg->lane_count);
  715. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
  716. DP_PADCTL_TX_PU_ENABLE |
  717. DP_PADCTL_TX_PU_VALUE_DEFAULT_MASK,
  718. DP_PADCTL_TX_PU_ENABLE |
  719. 2 << DP_PADCTL_TX_PU_VALUE_SHIFT);
  720. /* Precharge */
  721. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum), 0xf0, 0xf0);
  722. udelay(20);
  723. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum), 0xf0, 0x0);
  724. }
  725. int tegra_dc_sor_set_voltage_swing(struct udevice *dev,
  726. const struct tegra_dp_link_config *link_cfg)
  727. {
  728. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  729. u32 drive_current = 0;
  730. u32 pre_emphasis = 0;
  731. /* Set to a known-good pre-calibrated setting */
  732. switch (link_cfg->link_bw) {
  733. case SOR_LINK_SPEED_G1_62:
  734. case SOR_LINK_SPEED_G2_7:
  735. drive_current = 0x13131313;
  736. pre_emphasis = 0;
  737. break;
  738. case SOR_LINK_SPEED_G5_4:
  739. debug("T124 does not support 5.4G link clock.\n");
  740. default:
  741. debug("Invalid sor link bandwidth: %d\n", link_cfg->link_bw);
  742. return -ENOLINK;
  743. }
  744. tegra_sor_writel(sor, LANE_DRIVE_CURRENT(sor->portnum), drive_current);
  745. tegra_sor_writel(sor, PR(sor->portnum), pre_emphasis);
  746. return 0;
  747. }
  748. void tegra_dc_sor_power_down_unused_lanes(struct udevice *dev,
  749. const struct tegra_dp_link_config *link_cfg)
  750. {
  751. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  752. u32 pad_ctrl = 0;
  753. int err = 0;
  754. switch (link_cfg->lane_count) {
  755. case 4:
  756. pad_ctrl = DP_PADCTL_PD_TXD_0_NO |
  757. DP_PADCTL_PD_TXD_1_NO |
  758. DP_PADCTL_PD_TXD_2_NO |
  759. DP_PADCTL_PD_TXD_3_NO;
  760. break;
  761. case 2:
  762. pad_ctrl = DP_PADCTL_PD_TXD_0_NO |
  763. DP_PADCTL_PD_TXD_1_NO |
  764. DP_PADCTL_PD_TXD_2_YES |
  765. DP_PADCTL_PD_TXD_3_YES;
  766. break;
  767. case 1:
  768. pad_ctrl = DP_PADCTL_PD_TXD_0_NO |
  769. DP_PADCTL_PD_TXD_1_YES |
  770. DP_PADCTL_PD_TXD_2_YES |
  771. DP_PADCTL_PD_TXD_3_YES;
  772. break;
  773. default:
  774. printf("Invalid sor lane count: %u\n", link_cfg->lane_count);
  775. return;
  776. }
  777. pad_ctrl |= DP_PADCTL_PAD_CAL_PD_POWERDOWN;
  778. tegra_sor_writel(sor, DP_PADCTL(sor->portnum), pad_ctrl);
  779. err = tegra_dc_sor_enable_lane_sequencer(sor, 0, 0);
  780. if (err) {
  781. debug("Wait for lane power down failed: %d\n", err);
  782. return;
  783. }
  784. }
  785. int tegra_sor_precharge_lanes(struct udevice *dev,
  786. const struct tegra_dp_link_config *cfg)
  787. {
  788. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  789. u32 val = 0;
  790. switch (cfg->lane_count) {
  791. case 4:
  792. val |= (DP_PADCTL_PD_TXD_3_NO |
  793. DP_PADCTL_PD_TXD_2_NO);
  794. /* fall through */
  795. case 2:
  796. val |= DP_PADCTL_PD_TXD_1_NO;
  797. /* fall through */
  798. case 1:
  799. val |= DP_PADCTL_PD_TXD_0_NO;
  800. break;
  801. default:
  802. debug("dp: invalid lane number %d\n", cfg->lane_count);
  803. return -EINVAL;
  804. }
  805. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
  806. (0xf << DP_PADCTL_COMODE_TXD_0_DP_TXD_2_SHIFT),
  807. (val << DP_PADCTL_COMODE_TXD_0_DP_TXD_2_SHIFT));
  808. udelay(100);
  809. tegra_sor_write_field(sor, DP_PADCTL(sor->portnum),
  810. (0xf << DP_PADCTL_COMODE_TXD_0_DP_TXD_2_SHIFT),
  811. 0);
  812. return 0;
  813. }
  814. static void tegra_dc_sor_enable_sor(struct dc_ctlr *disp_ctrl, bool enable)
  815. {
  816. u32 reg_val = readl(&disp_ctrl->disp.disp_win_opt);
  817. reg_val = enable ? reg_val | SOR_ENABLE : reg_val & ~SOR_ENABLE;
  818. writel(reg_val, &disp_ctrl->disp.disp_win_opt);
  819. }
  820. int tegra_dc_sor_detach(struct udevice *dc_dev, struct udevice *dev)
  821. {
  822. struct tegra_dc_sor_data *sor = dev_get_priv(dev);
  823. int dc_reg_ctx[DC_REG_SAVE_SPACE];
  824. struct dc_ctlr *disp_ctrl;
  825. unsigned long dc_int_mask;
  826. int ret;
  827. debug("%s\n", __func__);
  828. /* Use the first display controller */
  829. disp_ctrl = (struct dc_ctlr *)dev_read_addr(dev);
  830. /* Sleep mode */
  831. tegra_sor_writel(sor, SUPER_STATE1, SUPER_STATE1_ASY_HEAD_OP_SLEEP |
  832. SUPER_STATE1_ASY_ORMODE_SAFE |
  833. SUPER_STATE1_ATTACHED_YES);
  834. tegra_dc_sor_super_update(sor);
  835. tegra_dc_sor_disable_win_short_raster(disp_ctrl, dc_reg_ctx);
  836. if (tegra_dc_sor_poll_register(sor, TEST,
  837. TEST_ACT_HEAD_OPMODE_DEFAULT_MASK,
  838. TEST_ACT_HEAD_OPMODE_SLEEP, 100,
  839. TEGRA_SOR_ATTACH_TIMEOUT_MS)) {
  840. debug("dc timeout waiting for OPMOD = SLEEP\n");
  841. ret = -ETIMEDOUT;
  842. goto err;
  843. }
  844. tegra_sor_writel(sor, SUPER_STATE1, SUPER_STATE1_ASY_HEAD_OP_SLEEP |
  845. SUPER_STATE1_ASY_ORMODE_SAFE |
  846. SUPER_STATE1_ATTACHED_NO);
  847. /* Mask DC interrupts during the 2 dummy frames required for detach */
  848. dc_int_mask = readl(&disp_ctrl->cmd.int_mask);
  849. writel(0, &disp_ctrl->cmd.int_mask);
  850. /* Stop DC->SOR path */
  851. tegra_dc_sor_enable_sor(disp_ctrl, false);
  852. ret = tegra_dc_sor_general_act(disp_ctrl);
  853. if (ret)
  854. goto err;
  855. /* Stop DC */
  856. writel(CTRL_MODE_STOP << CTRL_MODE_SHIFT, &disp_ctrl->cmd.disp_cmd);
  857. ret = tegra_dc_sor_general_act(disp_ctrl);
  858. if (ret)
  859. goto err;
  860. tegra_dc_sor_restore_win_and_raster(disp_ctrl, dc_reg_ctx);
  861. writel(dc_int_mask, &disp_ctrl->cmd.int_mask);
  862. return 0;
  863. err:
  864. debug("%s: ret=%d\n", __func__, ret);
  865. return ret;
  866. }
  867. static int tegra_sor_set_backlight(struct udevice *dev, int percent)
  868. {
  869. struct tegra_dc_sor_data *priv = dev_get_priv(dev);
  870. int ret;
  871. ret = panel_enable_backlight(priv->panel);
  872. if (ret) {
  873. debug("sor: Cannot enable panel backlight\n");
  874. return ret;
  875. }
  876. return 0;
  877. }
  878. static int tegra_sor_ofdata_to_platdata(struct udevice *dev)
  879. {
  880. struct tegra_dc_sor_data *priv = dev_get_priv(dev);
  881. int ret;
  882. priv->base = (void *)dev_read_addr(dev);
  883. priv->pmc_base = (void *)syscon_get_first_range(TEGRA_SYSCON_PMC);
  884. if (IS_ERR(priv->pmc_base))
  885. return PTR_ERR(priv->pmc_base);
  886. ret = uclass_get_device_by_phandle(UCLASS_PANEL, dev, "nvidia,panel",
  887. &priv->panel);
  888. if (ret) {
  889. debug("%s: Cannot find panel for '%s' (ret=%d)\n", __func__,
  890. dev->name, ret);
  891. return ret;
  892. }
  893. return 0;
  894. }
  895. static const struct video_bridge_ops tegra_sor_ops = {
  896. .set_backlight = tegra_sor_set_backlight,
  897. };
  898. static const struct udevice_id tegra_sor_ids[] = {
  899. { .compatible = "nvidia,tegra124-sor" },
  900. { }
  901. };
  902. U_BOOT_DRIVER(sor_tegra) = {
  903. .name = "sor_tegra",
  904. .id = UCLASS_VIDEO_BRIDGE,
  905. .of_match = tegra_sor_ids,
  906. .ofdata_to_platdata = tegra_sor_ofdata_to_platdata,
  907. .ops = &tegra_sor_ops,
  908. .priv_auto_alloc_size = sizeof(struct tegra_dc_sor_data),
  909. };