fdt.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2014-2015 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <efi_loader.h>
  7. #include <linux/libfdt.h>
  8. #include <fdt_support.h>
  9. #include <phy.h>
  10. #ifdef CONFIG_FSL_LSCH3
  11. #include <asm/arch/fdt.h>
  12. #endif
  13. #ifdef CONFIG_FSL_ESDHC
  14. #include <fsl_esdhc.h>
  15. #endif
  16. #ifdef CONFIG_SYS_DPAA_FMAN
  17. #include <fsl_fman.h>
  18. #endif
  19. #ifdef CONFIG_MP
  20. #include <asm/arch/mp.h>
  21. #endif
  22. #include <fsl_sec.h>
  23. #include <asm/arch-fsl-layerscape/soc.h>
  24. #ifdef CONFIG_ARMV8_SEC_FIRMWARE_SUPPORT
  25. #include <asm/armv8/sec_firmware.h>
  26. #endif
  27. #include <asm/arch/speed.h>
  28. #include <fsl_qbman.h>
  29. int fdt_fixup_phy_connection(void *blob, int offset, phy_interface_t phyc)
  30. {
  31. return fdt_setprop_string(blob, offset, "phy-connection-type",
  32. phy_string_for_interface(phyc));
  33. }
  34. #ifdef CONFIG_MP
  35. void ft_fixup_cpu(void *blob)
  36. {
  37. int off;
  38. __maybe_unused u64 spin_tbl_addr = (u64)get_spin_tbl_addr();
  39. fdt32_t *reg;
  40. int addr_cells;
  41. u64 val, core_id;
  42. size_t *boot_code_size = &(__secondary_boot_code_size);
  43. u32 mask = cpu_pos_mask();
  44. int off_prev = -1;
  45. off = fdt_path_offset(blob, "/cpus");
  46. if (off < 0) {
  47. puts("couldn't find /cpus node\n");
  48. return;
  49. }
  50. fdt_support_default_count_cells(blob, off, &addr_cells, NULL);
  51. off = fdt_node_offset_by_prop_value(blob, off_prev, "device_type",
  52. "cpu", 4);
  53. while (off != -FDT_ERR_NOTFOUND) {
  54. reg = (fdt32_t *)fdt_getprop(blob, off, "reg", 0);
  55. if (reg) {
  56. core_id = fdt_read_number(reg, addr_cells);
  57. if (!test_bit(id_to_core(core_id), &mask)) {
  58. fdt_del_node(blob, off);
  59. off = off_prev;
  60. }
  61. }
  62. off_prev = off;
  63. off = fdt_node_offset_by_prop_value(blob, off_prev,
  64. "device_type", "cpu", 4);
  65. }
  66. #if defined(CONFIG_ARMV8_SEC_FIRMWARE_SUPPORT) && \
  67. defined(CONFIG_SEC_FIRMWARE_ARMV8_PSCI)
  68. int node;
  69. u32 psci_ver;
  70. /* Check the psci version to determine if the psci is supported */
  71. psci_ver = sec_firmware_support_psci_version();
  72. if (psci_ver == 0xffffffff) {
  73. /* remove psci DT node */
  74. node = fdt_path_offset(blob, "/psci");
  75. if (node >= 0)
  76. goto remove_psci_node;
  77. node = fdt_node_offset_by_compatible(blob, -1, "arm,psci");
  78. if (node >= 0)
  79. goto remove_psci_node;
  80. node = fdt_node_offset_by_compatible(blob, -1, "arm,psci-0.2");
  81. if (node >= 0)
  82. goto remove_psci_node;
  83. node = fdt_node_offset_by_compatible(blob, -1, "arm,psci-1.0");
  84. if (node >= 0)
  85. goto remove_psci_node;
  86. remove_psci_node:
  87. if (node >= 0)
  88. fdt_del_node(blob, node);
  89. } else {
  90. return;
  91. }
  92. #endif
  93. off = fdt_path_offset(blob, "/cpus");
  94. if (off < 0) {
  95. puts("couldn't find /cpus node\n");
  96. return;
  97. }
  98. fdt_support_default_count_cells(blob, off, &addr_cells, NULL);
  99. off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);
  100. while (off != -FDT_ERR_NOTFOUND) {
  101. reg = (fdt32_t *)fdt_getprop(blob, off, "reg", 0);
  102. if (reg) {
  103. core_id = fdt_read_number(reg, addr_cells);
  104. if (core_id == 0 || (is_core_online(core_id))) {
  105. val = spin_tbl_addr;
  106. val += id_to_core(core_id) *
  107. SPIN_TABLE_ELEM_SIZE;
  108. val = cpu_to_fdt64(val);
  109. fdt_setprop_string(blob, off, "enable-method",
  110. "spin-table");
  111. fdt_setprop(blob, off, "cpu-release-addr",
  112. &val, sizeof(val));
  113. } else {
  114. debug("skipping offline core\n");
  115. }
  116. } else {
  117. puts("Warning: found cpu node without reg property\n");
  118. }
  119. off = fdt_node_offset_by_prop_value(blob, off, "device_type",
  120. "cpu", 4);
  121. }
  122. fdt_add_mem_rsv(blob, (uintptr_t)&secondary_boot_code,
  123. *boot_code_size);
  124. #if defined(CONFIG_EFI_LOADER) && !defined(CONFIG_SPL_BUILD)
  125. efi_add_memory_map((uintptr_t)&secondary_boot_code,
  126. ALIGN(*boot_code_size, EFI_PAGE_SIZE) >> EFI_PAGE_SHIFT,
  127. EFI_RESERVED_MEMORY_TYPE, false);
  128. #endif
  129. }
  130. #endif
  131. void fsl_fdt_disable_usb(void *blob)
  132. {
  133. int off;
  134. /*
  135. * SYSCLK is used as a reference clock for USB. When the USB
  136. * controller is used, SYSCLK must meet the additional requirement
  137. * of 100 MHz.
  138. */
  139. if (CONFIG_SYS_CLK_FREQ != 100000000) {
  140. off = fdt_node_offset_by_compatible(blob, -1, "snps,dwc3");
  141. while (off != -FDT_ERR_NOTFOUND) {
  142. fdt_status_disabled(blob, off);
  143. off = fdt_node_offset_by_compatible(blob, off,
  144. "snps,dwc3");
  145. }
  146. }
  147. }
  148. #ifdef CONFIG_HAS_FEATURE_GIC64K_ALIGN
  149. static void fdt_fixup_gic(void *blob)
  150. {
  151. int offset, err;
  152. u64 reg[8];
  153. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  154. unsigned int val;
  155. struct ccsr_scfg __iomem *scfg = (void *)CONFIG_SYS_FSL_SCFG_ADDR;
  156. int align_64k = 0;
  157. val = gur_in32(&gur->svr);
  158. if (!IS_SVR_DEV(val, SVR_DEV(SVR_LS1043A))) {
  159. align_64k = 1;
  160. } else if (SVR_REV(val) != REV1_0) {
  161. val = scfg_in32(&scfg->gic_align) & (0x01 << GIC_ADDR_BIT);
  162. if (!val)
  163. align_64k = 1;
  164. }
  165. offset = fdt_subnode_offset(blob, 0, "interrupt-controller@1400000");
  166. if (offset < 0) {
  167. printf("WARNING: fdt_subnode_offset can't find node %s: %s\n",
  168. "interrupt-controller@1400000", fdt_strerror(offset));
  169. return;
  170. }
  171. /* Fixup gic node align with 64K */
  172. if (align_64k) {
  173. reg[0] = cpu_to_fdt64(GICD_BASE_64K);
  174. reg[1] = cpu_to_fdt64(GICD_SIZE_64K);
  175. reg[2] = cpu_to_fdt64(GICC_BASE_64K);
  176. reg[3] = cpu_to_fdt64(GICC_SIZE_64K);
  177. reg[4] = cpu_to_fdt64(GICH_BASE_64K);
  178. reg[5] = cpu_to_fdt64(GICH_SIZE_64K);
  179. reg[6] = cpu_to_fdt64(GICV_BASE_64K);
  180. reg[7] = cpu_to_fdt64(GICV_SIZE_64K);
  181. } else {
  182. /* Fixup gic node align with default */
  183. reg[0] = cpu_to_fdt64(GICD_BASE);
  184. reg[1] = cpu_to_fdt64(GICD_SIZE);
  185. reg[2] = cpu_to_fdt64(GICC_BASE);
  186. reg[3] = cpu_to_fdt64(GICC_SIZE);
  187. reg[4] = cpu_to_fdt64(GICH_BASE);
  188. reg[5] = cpu_to_fdt64(GICH_SIZE);
  189. reg[6] = cpu_to_fdt64(GICV_BASE);
  190. reg[7] = cpu_to_fdt64(GICV_SIZE);
  191. }
  192. err = fdt_setprop(blob, offset, "reg", reg, sizeof(reg));
  193. if (err < 0) {
  194. printf("WARNING: fdt_setprop can't set %s from node %s: %s\n",
  195. "reg", "interrupt-controller@1400000",
  196. fdt_strerror(err));
  197. return;
  198. }
  199. return;
  200. }
  201. #endif
  202. #ifdef CONFIG_HAS_FEATURE_ENHANCED_MSI
  203. static int _fdt_fixup_msi_node(void *blob, const char *name,
  204. int irq_0, int irq_1, int rev)
  205. {
  206. int err, offset, len;
  207. u32 tmp[4][3];
  208. void *p;
  209. offset = fdt_path_offset(blob, name);
  210. if (offset < 0) {
  211. printf("WARNING: fdt_path_offset can't find path %s: %s\n",
  212. name, fdt_strerror(offset));
  213. return 0;
  214. }
  215. /*fixup the property of interrupts*/
  216. tmp[0][0] = cpu_to_fdt32(0x0);
  217. tmp[0][1] = cpu_to_fdt32(irq_0);
  218. tmp[0][2] = cpu_to_fdt32(0x4);
  219. if (rev > REV1_0) {
  220. tmp[1][0] = cpu_to_fdt32(0x0);
  221. tmp[1][1] = cpu_to_fdt32(irq_1);
  222. tmp[1][2] = cpu_to_fdt32(0x4);
  223. tmp[2][0] = cpu_to_fdt32(0x0);
  224. tmp[2][1] = cpu_to_fdt32(irq_1 + 1);
  225. tmp[2][2] = cpu_to_fdt32(0x4);
  226. tmp[3][0] = cpu_to_fdt32(0x0);
  227. tmp[3][1] = cpu_to_fdt32(irq_1 + 2);
  228. tmp[3][2] = cpu_to_fdt32(0x4);
  229. len = sizeof(tmp);
  230. } else {
  231. len = sizeof(tmp[0]);
  232. }
  233. err = fdt_setprop(blob, offset, "interrupts", tmp, len);
  234. if (err < 0) {
  235. printf("WARNING: fdt_setprop can't set %s from node %s: %s\n",
  236. "interrupts", name, fdt_strerror(err));
  237. return 0;
  238. }
  239. /*fixup the property of reg*/
  240. p = (char *)fdt_getprop(blob, offset, "reg", &len);
  241. if (!p) {
  242. printf("WARNING: fdt_getprop can't get %s from node %s\n",
  243. "reg", name);
  244. return 0;
  245. }
  246. memcpy((char *)tmp, p, len);
  247. if (rev > REV1_0)
  248. *((u32 *)tmp + 3) = cpu_to_fdt32(0x1000);
  249. else
  250. *((u32 *)tmp + 3) = cpu_to_fdt32(0x8);
  251. err = fdt_setprop(blob, offset, "reg", tmp, len);
  252. if (err < 0) {
  253. printf("WARNING: fdt_setprop can't set %s from node %s: %s\n",
  254. "reg", name, fdt_strerror(err));
  255. return 0;
  256. }
  257. /*fixup the property of compatible*/
  258. if (rev > REV1_0)
  259. err = fdt_setprop_string(blob, offset, "compatible",
  260. "fsl,ls1043a-v1.1-msi");
  261. else
  262. err = fdt_setprop_string(blob, offset, "compatible",
  263. "fsl,ls1043a-msi");
  264. if (err < 0) {
  265. printf("WARNING: fdt_setprop can't set %s from node %s: %s\n",
  266. "compatible", name, fdt_strerror(err));
  267. return 0;
  268. }
  269. return 1;
  270. }
  271. static int _fdt_fixup_pci_msi(void *blob, const char *name, int rev)
  272. {
  273. int offset, len, err;
  274. void *p;
  275. int val;
  276. u32 tmp[4][8];
  277. offset = fdt_path_offset(blob, name);
  278. if (offset < 0) {
  279. printf("WARNING: fdt_path_offset can't find path %s: %s\n",
  280. name, fdt_strerror(offset));
  281. return 0;
  282. }
  283. p = (char *)fdt_getprop(blob, offset, "interrupt-map", &len);
  284. if (!p || len != sizeof(tmp)) {
  285. printf("WARNING: fdt_getprop can't get %s from node %s\n",
  286. "interrupt-map", name);
  287. return 0;
  288. }
  289. memcpy((char *)tmp, p, len);
  290. val = fdt32_to_cpu(tmp[0][6]);
  291. if (rev > REV1_0) {
  292. tmp[1][6] = cpu_to_fdt32(val + 1);
  293. tmp[2][6] = cpu_to_fdt32(val + 2);
  294. tmp[3][6] = cpu_to_fdt32(val + 3);
  295. } else {
  296. tmp[1][6] = cpu_to_fdt32(val);
  297. tmp[2][6] = cpu_to_fdt32(val);
  298. tmp[3][6] = cpu_to_fdt32(val);
  299. }
  300. err = fdt_setprop(blob, offset, "interrupt-map", tmp, sizeof(tmp));
  301. if (err < 0) {
  302. printf("WARNING: fdt_setprop can't set %s from node %s: %s.\n",
  303. "interrupt-map", name, fdt_strerror(err));
  304. return 0;
  305. }
  306. return 1;
  307. }
  308. /* Fixup msi node for ls1043a rev1.1*/
  309. static void fdt_fixup_msi(void *blob)
  310. {
  311. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  312. unsigned int rev;
  313. rev = gur_in32(&gur->svr);
  314. if (!IS_SVR_DEV(rev, SVR_DEV(SVR_LS1043A)))
  315. return;
  316. rev = SVR_REV(rev);
  317. _fdt_fixup_msi_node(blob, "/soc/msi-controller1@1571000",
  318. 116, 111, rev);
  319. _fdt_fixup_msi_node(blob, "/soc/msi-controller2@1572000",
  320. 126, 121, rev);
  321. _fdt_fixup_msi_node(blob, "/soc/msi-controller3@1573000",
  322. 160, 155, rev);
  323. _fdt_fixup_pci_msi(blob, "/soc/pcie@3400000", rev);
  324. _fdt_fixup_pci_msi(blob, "/soc/pcie@3500000", rev);
  325. _fdt_fixup_pci_msi(blob, "/soc/pcie@3600000", rev);
  326. }
  327. #endif
  328. #ifdef CONFIG_ARMV8_SEC_FIRMWARE_SUPPORT
  329. /* Remove JR node used by SEC firmware */
  330. void fdt_fixup_remove_jr(void *blob)
  331. {
  332. int jr_node, addr_cells, len;
  333. int crypto_node = fdt_path_offset(blob, "crypto");
  334. u64 jr_offset, used_jr;
  335. fdt32_t *reg;
  336. used_jr = sec_firmware_used_jobring_offset();
  337. fdt_support_default_count_cells(blob, crypto_node, &addr_cells, NULL);
  338. jr_node = fdt_node_offset_by_compatible(blob, crypto_node,
  339. "fsl,sec-v4.0-job-ring");
  340. while (jr_node != -FDT_ERR_NOTFOUND) {
  341. reg = (fdt32_t *)fdt_getprop(blob, jr_node, "reg", &len);
  342. jr_offset = fdt_read_number(reg, addr_cells);
  343. if (jr_offset == used_jr) {
  344. fdt_del_node(blob, jr_node);
  345. break;
  346. }
  347. jr_node = fdt_node_offset_by_compatible(blob, jr_node,
  348. "fsl,sec-v4.0-job-ring");
  349. }
  350. }
  351. #endif
  352. void ft_cpu_setup(void *blob, bd_t *bd)
  353. {
  354. struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
  355. unsigned int svr = gur_in32(&gur->svr);
  356. /* delete crypto node if not on an E-processor */
  357. if (!IS_E_PROCESSOR(svr))
  358. fdt_fixup_crypto_node(blob, 0);
  359. #if CONFIG_SYS_FSL_SEC_COMPAT >= 4
  360. else {
  361. ccsr_sec_t __iomem *sec;
  362. #ifdef CONFIG_ARMV8_SEC_FIRMWARE_SUPPORT
  363. fdt_fixup_remove_jr(blob);
  364. fdt_fixup_kaslr(blob);
  365. #endif
  366. sec = (void __iomem *)CONFIG_SYS_FSL_SEC_ADDR;
  367. fdt_fixup_crypto_node(blob, sec_in32(&sec->secvid_ms));
  368. }
  369. #endif
  370. #ifdef CONFIG_MP
  371. ft_fixup_cpu(blob);
  372. #endif
  373. #ifdef CONFIG_SYS_NS16550
  374. do_fixup_by_compat_u32(blob, "fsl,ns16550",
  375. "clock-frequency", CONFIG_SYS_NS16550_CLK, 1);
  376. #endif
  377. do_fixup_by_path_u32(blob, "/sysclk", "clock-frequency",
  378. CONFIG_SYS_CLK_FREQ, 1);
  379. #ifdef CONFIG_PCI
  380. ft_pci_setup(blob, bd);
  381. #endif
  382. #ifdef CONFIG_FSL_ESDHC
  383. fdt_fixup_esdhc(blob, bd);
  384. #endif
  385. #ifdef CONFIG_SYS_DPAA_QBMAN
  386. fdt_fixup_bportals(blob);
  387. fdt_fixup_qportals(blob);
  388. do_fixup_by_compat_u32(blob, "fsl,qman",
  389. "clock-frequency", get_qman_freq(), 1);
  390. #endif
  391. #ifdef CONFIG_SYS_DPAA_FMAN
  392. fdt_fixup_fman_firmware(blob);
  393. #endif
  394. #ifndef CONFIG_ARCH_LS1012A
  395. fsl_fdt_disable_usb(blob);
  396. #endif
  397. #ifdef CONFIG_HAS_FEATURE_GIC64K_ALIGN
  398. fdt_fixup_gic(blob);
  399. #endif
  400. #ifdef CONFIG_HAS_FEATURE_ENHANCED_MSI
  401. fdt_fixup_msi(blob);
  402. #endif
  403. }