hardware-k2hk.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * K2HK: SoC definitions
  4. *
  5. * (C) Copyright 2012-2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #ifndef __ASM_ARCH_HARDWARE_K2HK_H
  9. #define __ASM_ARCH_HARDWARE_K2HK_H
  10. #define KS2_ARM_PLL_EN BIT(13)
  11. /* PA SS Registers */
  12. #define KS2_PASS_BASE 0x02000000
  13. /* Power and Sleep Controller (PSC) Domains */
  14. #define KS2_LPSC_MOD 0
  15. #define KS2_LPSC_DUMMY1 1
  16. #define KS2_LPSC_USB 2
  17. #define KS2_LPSC_EMIF25_SPI 3
  18. #define KS2_LPSC_TSIP 4
  19. #define KS2_LPSC_DEBUGSS_TRC 5
  20. #define KS2_LPSC_TETB_TRC 6
  21. #define KS2_LPSC_PKTPROC 7
  22. #define KS2_LPSC_PA KS2_LPSC_PKTPROC
  23. #define KS2_LPSC_SGMII 8
  24. #define KS2_LPSC_CPGMAC KS2_LPSC_SGMII
  25. #define KS2_LPSC_CRYPTO 9
  26. #define KS2_LPSC_PCIE 10
  27. #define KS2_LPSC_SRIO 11
  28. #define KS2_LPSC_VUSR0 12
  29. #define KS2_LPSC_CHIP_SRSS 13
  30. #define KS2_LPSC_MSMC 14
  31. #define KS2_LPSC_GEM_1 16
  32. #define KS2_LPSC_GEM_2 17
  33. #define KS2_LPSC_GEM_3 18
  34. #define KS2_LPSC_GEM_4 19
  35. #define KS2_LPSC_GEM_5 20
  36. #define KS2_LPSC_GEM_6 21
  37. #define KS2_LPSC_GEM_7 22
  38. #define KS2_LPSC_EMIF4F_DDR3A 23
  39. #define KS2_LPSC_EMIF4F_DDR3B 24
  40. #define KS2_LPSC_TAC 25
  41. #define KS2_LPSC_RAC 26
  42. #define KS2_LPSC_RAC_1 27
  43. #define KS2_LPSC_FFTC_A 28
  44. #define KS2_LPSC_FFTC_B 29
  45. #define KS2_LPSC_FFTC_C 30
  46. #define KS2_LPSC_FFTC_D 31
  47. #define KS2_LPSC_FFTC_E 32
  48. #define KS2_LPSC_FFTC_F 33
  49. #define KS2_LPSC_AI2 34
  50. #define KS2_LPSC_TCP3D_0 35
  51. #define KS2_LPSC_TCP3D_1 36
  52. #define KS2_LPSC_TCP3D_2 37
  53. #define KS2_LPSC_TCP3D_3 38
  54. #define KS2_LPSC_VCP2X4_A 39
  55. #define KS2_LPSC_CP2X4_B 40
  56. #define KS2_LPSC_VCP2X4_C 41
  57. #define KS2_LPSC_VCP2X4_D 42
  58. #define KS2_LPSC_VCP2X4_E 43
  59. #define KS2_LPSC_VCP2X4_F 44
  60. #define KS2_LPSC_VCP2X4_G 45
  61. #define KS2_LPSC_VCP2X4_H 46
  62. #define KS2_LPSC_BCP 47
  63. #define KS2_LPSC_DXB 48
  64. #define KS2_LPSC_VUSR1 49
  65. #define KS2_LPSC_XGE 50
  66. #define KS2_LPSC_ARM_SREFLEX 51
  67. /* DDR3B definitions */
  68. #define KS2_DDR3B_EMIF_CTRL_BASE 0x21020000
  69. #define KS2_DDR3B_EMIF_DATA_BASE 0x60000000
  70. #define KS2_DDR3B_DDRPHYC 0x02328000
  71. #define KS2_CIC2_DDR3_ECC_IRQ_NUM 0x0D3 /* DDR3 ECC system irq number */
  72. #define KS2_CIC2_DDR3_ECC_CHAN_NUM 0x01D /* DDR3 ECC int mapped to CIC2
  73. channel 29 */
  74. /* SGMII SerDes */
  75. #define KS2_LANES_PER_SGMII_SERDES 4
  76. /* Number of DSP cores */
  77. #define KS2_NUM_DSPS 8
  78. /* NETCP pktdma */
  79. #define KS2_NETCP_PDMA_CTRL_BASE 0x02004000
  80. #define KS2_NETCP_PDMA_TX_BASE 0x02004400
  81. #define KS2_NETCP_PDMA_TX_CH_NUM 9
  82. #define KS2_NETCP_PDMA_RX_BASE 0x02004800
  83. #define KS2_NETCP_PDMA_RX_CH_NUM 26
  84. #define KS2_NETCP_PDMA_SCHED_BASE 0x02004c00
  85. #define KS2_NETCP_PDMA_RX_FLOW_BASE 0x02005000
  86. #define KS2_NETCP_PDMA_RX_FLOW_NUM 32
  87. #define KS2_NETCP_PDMA_TX_SND_QUEUE 648
  88. /* NETCP */
  89. #define KS2_NETCP_BASE 0x02000000
  90. #endif /* __ASM_ARCH_HARDWARE_H */