hardware-k2l.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * K2L: SoC definitions
  4. *
  5. * (C) Copyright 2012-2014
  6. * Texas Instruments Incorporated, <www.ti.com>
  7. */
  8. #ifndef __ASM_ARCH_HARDWARE_K2L_H
  9. #define __ASM_ARCH_HARDWARE_K2L_H
  10. #define KS2_ARM_PLL_EN BIT(13)
  11. /* PA SS Registers */
  12. #define KS2_PASS_BASE 0x26000000
  13. /* Power and Sleep Controller (PSC) Domains */
  14. #define KS2_LPSC_MOD 0
  15. #define KS2_LPSC_DFE_IQN_SYS 1
  16. #define KS2_LPSC_USB 2
  17. #define KS2_LPSC_EMIF25_SPI 3
  18. #define KS2_LPSC_TSIP 4
  19. #define KS2_LPSC_DEBUGSS_TRC 5
  20. #define KS2_LPSC_TETB_TRC 6
  21. #define KS2_LPSC_PKTPROC 7
  22. #define KS2_LPSC_PA KS2_LPSC_PKTPROC
  23. #define KS2_LPSC_SGMII 8
  24. #define KS2_LPSC_CPGMAC KS2_LPSC_SGMII
  25. #define KS2_LPSC_CRYPTO 9
  26. #define KS2_LPSC_PCIE0 10
  27. #define KS2_LPSC_PCIE1 11
  28. #define KS2_LPSC_JESD_MISC 12
  29. #define KS2_LPSC_CHIP_SRSS 13
  30. #define KS2_LPSC_MSMC 14
  31. #define KS2_LPSC_GEM_1 16
  32. #define KS2_LPSC_GEM_2 17
  33. #define KS2_LPSC_GEM_3 18
  34. #define KS2_LPSC_EMIF4F_DDR3 23
  35. #define KS2_LPSC_TAC 25
  36. #define KS2_LPSC_RAC 26
  37. #define KS2_LPSC_DDUC4X_CFR2X_BB 27
  38. #define KS2_LPSC_FFTC_A 28
  39. #define KS2_LPSC_OSR 34
  40. #define KS2_LPSC_TCP3D_0 35
  41. #define KS2_LPSC_TCP3D_1 37
  42. #define KS2_LPSC_VCP2X4_A 39
  43. #define KS2_LPSC_VCP2X4_B 40
  44. #define KS2_LPSC_VCP2X4_C 41
  45. #define KS2_LPSC_VCP2X4_D 42
  46. #define KS2_LPSC_BCP 47
  47. #define KS2_LPSC_DPD4X 48
  48. #define KS2_LPSC_FFTC_B 49
  49. #define KS2_LPSC_IQN_AIL 50
  50. /* Chip Interrupt Controller */
  51. #define KS2_CIC2_DDR3_ECC_IRQ_NUM 0x0D3
  52. #define KS2_CIC2_DDR3_ECC_CHAN_NUM 0x01D
  53. /* OSR */
  54. #define KS2_OSR_DATA_BASE 0x70000000 /* OSR data base */
  55. #define KS2_OSR_CFG_BASE 0x02348c00 /* OSR config base */
  56. #define KS2_OSR_ECC_VEC 0x08 /* ECC Vector reg */
  57. #define KS2_OSR_ECC_CTRL 0x14 /* ECC control reg */
  58. /* OSR ECC Vector register */
  59. #define KS2_OSR_ECC_VEC_TRIG_RD BIT(15) /* trigger a read op */
  60. #define KS2_OSR_ECC_VEC_RD_DONE BIT(24) /* read complete */
  61. #define KS2_OSR_ECC_VEC_RAM_ID_SH 0 /* RAM ID shift */
  62. #define KS2_OSR_ECC_VEC_RD_ADDR_SH 16 /* read address shift */
  63. /* OSR ECC control register */
  64. #define KS2_OSR_ECC_CTRL_EN BIT(0) /* ECC enable bit */
  65. #define KS2_OSR_ECC_CTRL_CHK BIT(1) /* ECC check bit */
  66. #define KS2_OSR_ECC_CTRL_RMW BIT(2) /* ECC check bit */
  67. /* Number of OSR RAM banks */
  68. #define KS2_OSR_NUM_RAM_BANKS 4
  69. /* OSR memory size */
  70. #define KS2_OSR_SIZE 0x100000
  71. /* SGMII SerDes */
  72. #define KS2_SGMII_SERDES2_BASE 0x02320000
  73. #define KS2_LANES_PER_SGMII_SERDES 2
  74. /* Number of DSP cores */
  75. #define KS2_NUM_DSPS 4
  76. /* NETCP pktdma */
  77. #define KS2_NETCP_PDMA_CTRL_BASE 0x26186000
  78. #define KS2_NETCP_PDMA_TX_BASE 0x26187000
  79. #define KS2_NETCP_PDMA_TX_CH_NUM 21
  80. #define KS2_NETCP_PDMA_RX_BASE 0x26188000
  81. #define KS2_NETCP_PDMA_RX_CH_NUM 91
  82. #define KS2_NETCP_PDMA_SCHED_BASE 0x26186100
  83. #define KS2_NETCP_PDMA_RX_FLOW_BASE 0x26189000
  84. #define KS2_NETCP_PDMA_RX_FLOW_NUM 96
  85. #define KS2_NETCP_PDMA_TX_SND_QUEUE 896
  86. /* NETCP */
  87. #define KS2_NETCP_BASE 0x26000000
  88. #ifndef __ASSEMBLY__
  89. static inline int ddr3_get_size(void)
  90. {
  91. return 2;
  92. }
  93. #endif
  94. #endif /* __ASM_ARCH_HARDWARE_K2L_H */