chilisom.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  4. * Copyright (C) 2017, Grinn - http://grinn-global.com/
  5. */
  6. #include <common.h>
  7. #include <asm/arch/clock.h>
  8. #include <asm/arch/clk_synthesizer.h>
  9. #include <asm/arch/cpu.h>
  10. #include <asm/arch/ddr_defs.h>
  11. #include <asm/arch/hardware.h>
  12. #include <asm/arch/omap.h>
  13. #include <asm/arch/mem.h>
  14. #include <asm/arch/mux.h>
  15. #include <asm/arch/sys_proto.h>
  16. #include <asm/emif.h>
  17. #include <asm/io.h>
  18. #include <errno.h>
  19. #include <i2c.h>
  20. #include <power/tps65217.h>
  21. #include <spl.h>
  22. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  23. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  24. static struct module_pin_mux i2c0_pin_mux[] = {
  25. {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
  26. PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
  27. {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
  28. PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
  29. {-1},
  30. };
  31. static struct module_pin_mux nand_pin_mux[] = {
  32. {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
  33. {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
  34. {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
  35. {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
  36. {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
  37. {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
  38. {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
  39. {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
  40. {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
  41. {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
  42. {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
  43. {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
  44. {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
  45. {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
  46. {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
  47. {-1},
  48. };
  49. static void enable_i2c0_pin_mux(void)
  50. {
  51. configure_module_pin_mux(i2c0_pin_mux);
  52. }
  53. void chilisom_enable_pin_mux(void)
  54. {
  55. /* chilisom pin mux */
  56. configure_module_pin_mux(nand_pin_mux);
  57. }
  58. static const struct ddr_data ddr3_chilisom_data = {
  59. .datardsratio0 = MT41K256M16HA125E_RD_DQS,
  60. .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
  61. .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
  62. .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
  63. };
  64. static const struct cmd_control ddr3_chilisom_cmd_ctrl_data = {
  65. .cmd0csratio = MT41K256M16HA125E_RATIO,
  66. .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  67. .cmd1csratio = MT41K256M16HA125E_RATIO,
  68. .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  69. .cmd2csratio = MT41K256M16HA125E_RATIO,
  70. .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  71. };
  72. static struct emif_regs ddr3_chilisom_emif_reg_data = {
  73. .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
  74. .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
  75. .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
  76. .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
  77. .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
  78. .ocp_config = 0x00141414,
  79. .zq_config = MT41K256M16HA125E_ZQ_CFG,
  80. .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
  81. };
  82. void chilisom_spl_board_init(void)
  83. {
  84. int mpu_vdd;
  85. int usb_cur_lim;
  86. enable_i2c0_pin_mux();
  87. /* Get the frequency */
  88. dpll_mpu_opp100.m = am335x_get_efuse_mpu_max_freq(cdev);
  89. if (i2c_probe(TPS65217_CHIP_PM))
  90. return;
  91. /*
  92. * Increase USB current limit to 1300mA or 1800mA and set
  93. * the MPU voltage controller as needed.
  94. */
  95. if (dpll_mpu_opp100.m == MPUPLL_M_1000) {
  96. usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1800MA;
  97. mpu_vdd = TPS65217_DCDC_VOLT_SEL_1325MV;
  98. } else {
  99. usb_cur_lim = TPS65217_USB_INPUT_CUR_LIMIT_1300MA;
  100. mpu_vdd = TPS65217_DCDC_VOLT_SEL_1275MV;
  101. }
  102. if (tps65217_reg_write(TPS65217_PROT_LEVEL_NONE,
  103. TPS65217_POWER_PATH,
  104. usb_cur_lim,
  105. TPS65217_USB_INPUT_CUR_LIMIT_MASK))
  106. puts("tps65217_reg_write failure\n");
  107. /* Set DCDC3 (CORE) voltage to 1.125V */
  108. if (tps65217_voltage_update(TPS65217_DEFDCDC3,
  109. TPS65217_DCDC_VOLT_SEL_1125MV)) {
  110. puts("tps65217_voltage_update failure\n");
  111. return;
  112. }
  113. /* Set CORE Frequencies to OPP100 */
  114. do_setup_dpll(&dpll_core_regs, &dpll_core_opp100);
  115. /* Set DCDC2 (MPU) voltage */
  116. if (tps65217_voltage_update(TPS65217_DEFDCDC2, mpu_vdd)) {
  117. puts("tps65217_voltage_update failure\n");
  118. return;
  119. }
  120. /* Set LDO3 to 1.8V and LDO4 to 3.3V */
  121. if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
  122. TPS65217_DEFLS1,
  123. TPS65217_LDO_VOLTAGE_OUT_1_8,
  124. TPS65217_LDO_MASK))
  125. puts("tps65217_reg_write failure\n");
  126. if (tps65217_reg_write(TPS65217_PROT_LEVEL_2,
  127. TPS65217_DEFLS2,
  128. TPS65217_LDO_VOLTAGE_OUT_3_3,
  129. TPS65217_LDO_MASK))
  130. puts("tps65217_reg_write failure\n");
  131. /* Set MPU Frequency to what we detected now that voltages are set */
  132. do_setup_dpll(&dpll_mpu_regs, &dpll_mpu_opp100);
  133. }
  134. #define OSC (V_OSCK/1000000)
  135. const struct dpll_params dpll_ddr_chilisom = {
  136. 400, OSC-1, 1, -1, -1, -1, -1};
  137. const struct dpll_params *get_dpll_ddr_params(void)
  138. {
  139. return &dpll_ddr_chilisom;
  140. }
  141. const struct ctrl_ioregs ioregs_chilisom = {
  142. .cm0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
  143. .cm1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
  144. .cm2ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
  145. .dt0ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
  146. .dt1ioctl = MT41K256M16HA125E_IOCTRL_VALUE,
  147. };
  148. void sdram_init(void)
  149. {
  150. config_ddr(400, &ioregs_chilisom,
  151. &ddr3_chilisom_data,
  152. &ddr3_chilisom_cmd_ctrl_data,
  153. &ddr3_chilisom_emif_reg_data, 0);
  154. }
  155. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */