clock_sun8i_a83t.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * A83 specific clock code
  4. *
  5. * (C) Copyright 2007-2012
  6. * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
  7. * Tom Cubie <tangliang@allwinnertech.com>
  8. *
  9. * (C) Copyright 2015 Vishnu Patekar <vishnupatekar0510@gmail.com>
  10. */
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/arch/clock.h>
  14. #include <asm/arch/prcm.h>
  15. #include <asm/arch/sys_proto.h>
  16. #ifdef CONFIG_SPL_BUILD
  17. void clock_init_safe(void)
  18. {
  19. struct sunxi_ccm_reg * const ccm =
  20. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  21. clock_set_pll1(408000000);
  22. /* enable pll_hsic, default is 480M */
  23. writel(PLL8_CFG_DEFAULT, &ccm->pll8_cfg);
  24. writel(readl(&ccm->pll8_cfg) | (0x1 << 31), &ccm->pll8_cfg);
  25. while (!(readl(&ccm->pll_stable_status) & (1 << 8))) {}
  26. /* switch to default 24MHz before changing to hsic */
  27. writel(0x0, &ccm->cci400_cfg);
  28. sdelay(50);
  29. writel(CCM_CCI400_CLK_SEL_HSIC, &ccm->cci400_cfg);
  30. sdelay(100);
  31. /* switch before changing pll6 */
  32. clrsetbits_le32(&ccm->ahb1_apb1_div, AHB1_CLK_SRC_MASK,
  33. AHB1_CLK_SRC_OSC24M);
  34. writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
  35. while (!(readl(&ccm->pll_stable_status) & (1 << 6))) {}
  36. writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
  37. writel(CCM_MBUS_RESET_RESET, &ccm->mbus_reset);
  38. writel(MBUS_CLK_DEFAULT, &ccm->mbus_clk_cfg);
  39. /* timestamp */
  40. writel(1, 0x01720000);
  41. }
  42. #endif
  43. void clock_init_uart(void)
  44. {
  45. struct sunxi_ccm_reg *const ccm =
  46. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  47. /* uart clock source is apb2 */
  48. writel(APB2_CLK_SRC_OSC24M|
  49. APB2_CLK_RATE_N_1|
  50. APB2_CLK_RATE_M(1),
  51. &ccm->apb2_div);
  52. /* open the clock for uart */
  53. setbits_le32(&ccm->apb2_gate,
  54. CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
  55. CONFIG_CONS_INDEX - 1));
  56. /* deassert uart reset */
  57. setbits_le32(&ccm->apb2_reset_cfg,
  58. 1 << (APB2_RESET_UART_SHIFT +
  59. CONFIG_CONS_INDEX - 1));
  60. }
  61. #ifdef CONFIG_SPL_BUILD
  62. void clock_set_pll1(unsigned int clk)
  63. {
  64. struct sunxi_ccm_reg * const ccm =
  65. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  66. const int p = 0;
  67. /* Switch to 24MHz clock while changing PLL1 */
  68. writel(AXI_DIV_2 << AXI0_DIV_SHIFT |
  69. AXI_DIV_2 << AXI1_DIV_SHIFT |
  70. CPU_CLK_SRC_OSC24M << C0_CPUX_CLK_SRC_SHIFT |
  71. CPU_CLK_SRC_OSC24M << C1_CPUX_CLK_SRC_SHIFT,
  72. &ccm->cpu_axi_cfg);
  73. /* clk = 24*n/p, p is ignored if clock is >288MHz */
  74. writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) | CMM_PLL1_CLOCK_TIME_2 |
  75. CCM_PLL1_CTRL_N(clk / 24000000),
  76. &ccm->pll1_c0_cfg);
  77. while (!(readl(&ccm->pll_stable_status) & 0x01)) {}
  78. writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) | CMM_PLL1_CLOCK_TIME_2 |
  79. CCM_PLL1_CTRL_N(clk / (24000000)),
  80. &ccm->pll1_c1_cfg);
  81. while (!(readl(&ccm->pll_stable_status) & 0x02)) {}
  82. /* Switch CPU to PLL1 */
  83. writel(AXI_DIV_2 << AXI0_DIV_SHIFT |
  84. AXI_DIV_2 << AXI1_DIV_SHIFT |
  85. CPU_CLK_SRC_PLL1 << C0_CPUX_CLK_SRC_SHIFT |
  86. CPU_CLK_SRC_PLL1 << C1_CPUX_CLK_SRC_SHIFT,
  87. &ccm->cpu_axi_cfg);
  88. }
  89. #endif
  90. void clock_set_pll5(unsigned int clk)
  91. {
  92. struct sunxi_ccm_reg * const ccm =
  93. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  94. unsigned int div1 = 0, div2 = 0;
  95. /* A83T PLL5 DDR rate = 24000000 * (n+1)/(div1+1)/(div2+1) */
  96. writel(CCM_PLL5_CTRL_EN | CCM_PLL5_CTRL_UPD |
  97. CCM_PLL5_CTRL_N(clk / (24000000)) |
  98. div2 << CCM_PLL5_DIV2_SHIFT |
  99. div1 << CCM_PLL5_DIV1_SHIFT, &ccm->pll5_cfg);
  100. udelay(5500);
  101. }
  102. unsigned int clock_get_pll6(void)
  103. {
  104. struct sunxi_ccm_reg *const ccm =
  105. (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
  106. uint32_t rval = readl(&ccm->pll6_cfg);
  107. int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT);
  108. int div1 = ((rval & CCM_PLL6_CTRL_DIV1_MASK) >>
  109. CCM_PLL6_CTRL_DIV1_SHIFT) + 1;
  110. int div2 = ((rval & CCM_PLL6_CTRL_DIV2_MASK) >>
  111. CCM_PLL6_CTRL_DIV2_SHIFT) + 1;
  112. return 24000000 * n / div1 / div2;
  113. }