interrupts.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2000-2002
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. *
  6. * (C) Copyright 2002 (440 port)
  7. * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
  8. *
  9. * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
  10. * Xianghua Xiao (X.Xiao@motorola.com)
  11. */
  12. #include <common.h>
  13. #include <watchdog.h>
  14. #include <command.h>
  15. #include <asm/processor.h>
  16. #include <asm/io.h>
  17. #ifdef CONFIG_POST
  18. #include <post.h>
  19. #endif
  20. void interrupt_init_cpu(unsigned *decrementer_count)
  21. {
  22. ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
  23. #ifdef CONFIG_POST
  24. /*
  25. * The POST word is stored in the PIC's TFRR register which gets
  26. * cleared when the PIC is reset. Save it off so we can restore it
  27. * later.
  28. */
  29. ulong post_word = post_word_load();
  30. #endif
  31. out_be32(&pic->gcr, MPC85xx_PICGCR_RST);
  32. while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST)
  33. ;
  34. out_be32(&pic->gcr, MPC85xx_PICGCR_M);
  35. in_be32(&pic->gcr);
  36. *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
  37. /* PIE is same as DIE, dec interrupt enable */
  38. mtspr(SPRN_TCR, mfspr(SPRN_TCR) | TCR_PIE);
  39. #ifdef CONFIG_INTERRUPTS
  40. pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
  41. debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1);
  42. pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
  43. debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2);
  44. pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
  45. debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3);
  46. #ifdef CONFIG_PCI1
  47. pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
  48. debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8);
  49. #endif
  50. #if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
  51. pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
  52. debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9);
  53. #endif
  54. #ifdef CONFIG_PCIE1
  55. pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
  56. debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10);
  57. #endif
  58. #ifdef CONFIG_PCIE3
  59. pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
  60. debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11);
  61. #endif
  62. pic->ctpr=0; /* 40080 clear current task priority register */
  63. #endif
  64. #ifdef CONFIG_POST
  65. post_word_store(post_word);
  66. #endif
  67. }
  68. /* Install and free a interrupt handler. Not implemented yet. */
  69. void
  70. irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
  71. {
  72. return;
  73. }
  74. void
  75. irq_free_handler(int vec)
  76. {
  77. return;
  78. }
  79. void timer_interrupt_cpu(struct pt_regs *regs)
  80. {
  81. /* PIS is same as DIS, dec interrupt status */
  82. mtspr(SPRN_TSR, TSR_PIS);
  83. }
  84. #if defined(CONFIG_CMD_IRQ)
  85. /* irqinfo - print information about PCI devices,not implemented. */
  86. int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  87. {
  88. return 0;
  89. }
  90. #endif