acpi.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016, Bin Meng <bmeng.cn@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <cpu.h>
  7. #include <dm.h>
  8. #include <dm/uclass-internal.h>
  9. #include <asm/acpi_s3.h>
  10. #include <asm/acpi_table.h>
  11. #include <asm/io.h>
  12. #include <asm/tables.h>
  13. #include <asm/arch/global_nvs.h>
  14. #include <asm/arch/iomap.h>
  15. void acpi_create_fadt(struct acpi_fadt *fadt, struct acpi_facs *facs,
  16. void *dsdt)
  17. {
  18. struct acpi_table_header *header = &(fadt->header);
  19. u16 pmbase = ACPI_BASE_ADDRESS;
  20. memset((void *)fadt, 0, sizeof(struct acpi_fadt));
  21. acpi_fill_header(header, "FACP");
  22. header->length = sizeof(struct acpi_fadt);
  23. header->revision = 4;
  24. fadt->firmware_ctrl = (u32)facs;
  25. fadt->dsdt = (u32)dsdt;
  26. fadt->preferred_pm_profile = ACPI_PM_MOBILE;
  27. fadt->sci_int = 9;
  28. fadt->smi_cmd = 0;
  29. fadt->acpi_enable = 0;
  30. fadt->acpi_disable = 0;
  31. fadt->s4bios_req = 0;
  32. fadt->pstate_cnt = 0;
  33. fadt->pm1a_evt_blk = pmbase;
  34. fadt->pm1b_evt_blk = 0x0;
  35. fadt->pm1a_cnt_blk = pmbase + 0x4;
  36. fadt->pm1b_cnt_blk = 0x0;
  37. fadt->pm2_cnt_blk = pmbase + 0x50;
  38. fadt->pm_tmr_blk = pmbase + 0x8;
  39. fadt->gpe0_blk = pmbase + 0x20;
  40. fadt->gpe1_blk = 0;
  41. fadt->pm1_evt_len = 4;
  42. fadt->pm1_cnt_len = 2;
  43. fadt->pm2_cnt_len = 1;
  44. fadt->pm_tmr_len = 4;
  45. fadt->gpe0_blk_len = 8;
  46. fadt->gpe1_blk_len = 0;
  47. fadt->gpe1_base = 0;
  48. fadt->cst_cnt = 0;
  49. fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
  50. fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
  51. fadt->flush_size = 0;
  52. fadt->flush_stride = 0;
  53. fadt->duty_offset = 1;
  54. fadt->duty_width = 0;
  55. fadt->day_alrm = 0x0d;
  56. fadt->mon_alrm = 0x00;
  57. fadt->century = 0x00;
  58. fadt->iapc_boot_arch = ACPI_FADT_LEGACY_DEVICES | ACPI_FADT_8042;
  59. fadt->flags = ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED |
  60. ACPI_FADT_C2_MP_SUPPORTED | ACPI_FADT_SLEEP_BUTTON |
  61. ACPI_FADT_S4_RTC_WAKE | ACPI_FADT_RESET_REGISTER |
  62. ACPI_FADT_PLATFORM_CLOCK;
  63. fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
  64. fadt->reset_reg.bit_width = 8;
  65. fadt->reset_reg.bit_offset = 0;
  66. fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
  67. fadt->reset_reg.addrl = IO_PORT_RESET;
  68. fadt->reset_reg.addrh = 0;
  69. fadt->reset_value = SYS_RST | RST_CPU | FULL_RST;
  70. fadt->x_firmware_ctl_l = (u32)facs;
  71. fadt->x_firmware_ctl_h = 0;
  72. fadt->x_dsdt_l = (u32)dsdt;
  73. fadt->x_dsdt_h = 0;
  74. fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  75. fadt->x_pm1a_evt_blk.bit_width = fadt->pm1_evt_len * 8;
  76. fadt->x_pm1a_evt_blk.bit_offset = 0;
  77. fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
  78. fadt->x_pm1a_evt_blk.addrl = fadt->pm1a_evt_blk;
  79. fadt->x_pm1a_evt_blk.addrh = 0x0;
  80. fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  81. fadt->x_pm1b_evt_blk.bit_width = 0;
  82. fadt->x_pm1b_evt_blk.bit_offset = 0;
  83. fadt->x_pm1b_evt_blk.access_size = 0;
  84. fadt->x_pm1b_evt_blk.addrl = 0x0;
  85. fadt->x_pm1b_evt_blk.addrh = 0x0;
  86. fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  87. fadt->x_pm1a_cnt_blk.bit_width = fadt->pm1_cnt_len * 8;
  88. fadt->x_pm1a_cnt_blk.bit_offset = 0;
  89. fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
  90. fadt->x_pm1a_cnt_blk.addrl = fadt->pm1a_cnt_blk;
  91. fadt->x_pm1a_cnt_blk.addrh = 0x0;
  92. fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  93. fadt->x_pm1b_cnt_blk.bit_width = 0;
  94. fadt->x_pm1b_cnt_blk.bit_offset = 0;
  95. fadt->x_pm1b_cnt_blk.access_size = 0;
  96. fadt->x_pm1b_cnt_blk.addrl = 0x0;
  97. fadt->x_pm1b_cnt_blk.addrh = 0x0;
  98. fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  99. fadt->x_pm2_cnt_blk.bit_width = fadt->pm2_cnt_len * 8;
  100. fadt->x_pm2_cnt_blk.bit_offset = 0;
  101. fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
  102. fadt->x_pm2_cnt_blk.addrl = fadt->pm2_cnt_blk;
  103. fadt->x_pm2_cnt_blk.addrh = 0x0;
  104. fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  105. fadt->x_pm_tmr_blk.bit_width = fadt->pm_tmr_len * 8;
  106. fadt->x_pm_tmr_blk.bit_offset = 0;
  107. fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
  108. fadt->x_pm_tmr_blk.addrl = fadt->pm_tmr_blk;
  109. fadt->x_pm_tmr_blk.addrh = 0x0;
  110. fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  111. fadt->x_gpe0_blk.bit_width = fadt->gpe0_blk_len * 8;
  112. fadt->x_gpe0_blk.bit_offset = 0;
  113. fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
  114. fadt->x_gpe0_blk.addrl = fadt->gpe0_blk;
  115. fadt->x_gpe0_blk.addrh = 0x0;
  116. fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
  117. fadt->x_gpe1_blk.bit_width = 0;
  118. fadt->x_gpe1_blk.bit_offset = 0;
  119. fadt->x_gpe1_blk.access_size = 0;
  120. fadt->x_gpe1_blk.addrl = 0x0;
  121. fadt->x_gpe1_blk.addrh = 0x0;
  122. header->checksum = table_compute_checksum(fadt, header->length);
  123. }
  124. void acpi_create_gnvs(struct acpi_global_nvs *gnvs)
  125. {
  126. struct udevice *dev;
  127. int ret;
  128. /* at least we have one processor */
  129. gnvs->pcnt = 1;
  130. /* override the processor count with actual number */
  131. ret = uclass_find_first_device(UCLASS_CPU, &dev);
  132. if (ret == 0 && dev != NULL) {
  133. ret = cpu_get_count(dev);
  134. if (ret > 0)
  135. gnvs->pcnt = ret;
  136. }
  137. /* determine whether internal uart is on */
  138. if (IS_ENABLED(CONFIG_INTERNAL_UART))
  139. gnvs->iuart_en = 1;
  140. else
  141. gnvs->iuart_en = 0;
  142. }
  143. #ifdef CONFIG_HAVE_ACPI_RESUME
  144. /*
  145. * The following two routines are called at a very early stage, even before
  146. * FSP 2nd phase API fsp_init() is called. Registers off ACPI_BASE_ADDRESS
  147. * and PMC_BASE_ADDRESS are accessed, so we need make sure the base addresses
  148. * of these two blocks are programmed by either U-Boot or FSP.
  149. *
  150. * It has been verified that 1st phase API (see arch/x86/lib/fsp/fsp_car.S)
  151. * on Intel BayTrail SoC already initializes these two base addresses so
  152. * we are safe to access these registers here.
  153. */
  154. enum acpi_sleep_state chipset_prev_sleep_state(void)
  155. {
  156. u32 pm1_sts;
  157. u32 pm1_cnt;
  158. u32 gen_pmcon1;
  159. enum acpi_sleep_state prev_sleep_state = ACPI_S0;
  160. /* Read Power State */
  161. pm1_sts = inw(ACPI_BASE_ADDRESS + PM1_STS);
  162. pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
  163. gen_pmcon1 = readl(PMC_BASE_ADDRESS + GEN_PMCON1);
  164. debug("PM1_STS = 0x%x PM1_CNT = 0x%x GEN_PMCON1 = 0x%x\n",
  165. pm1_sts, pm1_cnt, gen_pmcon1);
  166. if (pm1_sts & WAK_STS)
  167. prev_sleep_state = acpi_sleep_from_pm1(pm1_cnt);
  168. if (gen_pmcon1 & (PWR_FLR | SUS_PWR_FLR))
  169. prev_sleep_state = ACPI_S5;
  170. return prev_sleep_state;
  171. }
  172. void chipset_clear_sleep_state(void)
  173. {
  174. u32 pm1_cnt;
  175. pm1_cnt = inl(ACPI_BASE_ADDRESS + PM1_CNT);
  176. outl(pm1_cnt & ~(SLP_TYP), ACPI_BASE_ADDRESS + PM1_CNT);
  177. }
  178. #endif