book3s.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046
  1. /*
  2. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  3. *
  4. * Authors:
  5. * Alexander Graf <agraf@suse.de>
  6. * Kevin Wolf <mail@kevin-wolf.de>
  7. *
  8. * Description:
  9. * This file is derived from arch/powerpc/kvm/44x.c,
  10. * by Hollis Blanchard <hollisb@us.ibm.com>.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License, version 2, as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kvm_host.h>
  17. #include <linux/err.h>
  18. #include <linux/export.h>
  19. #include <linux/slab.h>
  20. #include <linux/module.h>
  21. #include <linux/miscdevice.h>
  22. #include <linux/gfp.h>
  23. #include <linux/sched.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/highmem.h>
  26. #include <asm/reg.h>
  27. #include <asm/cputable.h>
  28. #include <asm/cacheflush.h>
  29. #include <linux/uaccess.h>
  30. #include <asm/io.h>
  31. #include <asm/kvm_ppc.h>
  32. #include <asm/kvm_book3s.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/page.h>
  35. #include <asm/xive.h>
  36. #include "book3s.h"
  37. #include "trace.h"
  38. #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
  39. /* #define EXIT_DEBUG */
  40. struct kvm_stats_debugfs_item debugfs_entries[] = {
  41. { "exits", VCPU_STAT(sum_exits) },
  42. { "mmio", VCPU_STAT(mmio_exits) },
  43. { "sig", VCPU_STAT(signal_exits) },
  44. { "sysc", VCPU_STAT(syscall_exits) },
  45. { "inst_emu", VCPU_STAT(emulated_inst_exits) },
  46. { "dec", VCPU_STAT(dec_exits) },
  47. { "ext_intr", VCPU_STAT(ext_intr_exits) },
  48. { "queue_intr", VCPU_STAT(queue_intr) },
  49. { "halt_poll_success_ns", VCPU_STAT(halt_poll_success_ns) },
  50. { "halt_poll_fail_ns", VCPU_STAT(halt_poll_fail_ns) },
  51. { "halt_wait_ns", VCPU_STAT(halt_wait_ns) },
  52. { "halt_successful_poll", VCPU_STAT(halt_successful_poll), },
  53. { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll), },
  54. { "halt_successful_wait", VCPU_STAT(halt_successful_wait) },
  55. { "halt_poll_invalid", VCPU_STAT(halt_poll_invalid) },
  56. { "halt_wakeup", VCPU_STAT(halt_wakeup) },
  57. { "pf_storage", VCPU_STAT(pf_storage) },
  58. { "sp_storage", VCPU_STAT(sp_storage) },
  59. { "pf_instruc", VCPU_STAT(pf_instruc) },
  60. { "sp_instruc", VCPU_STAT(sp_instruc) },
  61. { "ld", VCPU_STAT(ld) },
  62. { "ld_slow", VCPU_STAT(ld_slow) },
  63. { "st", VCPU_STAT(st) },
  64. { "st_slow", VCPU_STAT(st_slow) },
  65. { "pthru_all", VCPU_STAT(pthru_all) },
  66. { "pthru_host", VCPU_STAT(pthru_host) },
  67. { "pthru_bad_aff", VCPU_STAT(pthru_bad_aff) },
  68. { NULL }
  69. };
  70. void kvmppc_unfixup_split_real(struct kvm_vcpu *vcpu)
  71. {
  72. if (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) {
  73. ulong pc = kvmppc_get_pc(vcpu);
  74. ulong lr = kvmppc_get_lr(vcpu);
  75. if ((pc & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS)
  76. kvmppc_set_pc(vcpu, pc & ~SPLIT_HACK_MASK);
  77. if ((lr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS)
  78. kvmppc_set_lr(vcpu, lr & ~SPLIT_HACK_MASK);
  79. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SPLIT_HACK;
  80. }
  81. }
  82. EXPORT_SYMBOL_GPL(kvmppc_unfixup_split_real);
  83. static inline unsigned long kvmppc_interrupt_offset(struct kvm_vcpu *vcpu)
  84. {
  85. if (!is_kvmppc_hv_enabled(vcpu->kvm))
  86. return to_book3s(vcpu)->hior;
  87. return 0;
  88. }
  89. static inline void kvmppc_update_int_pending(struct kvm_vcpu *vcpu,
  90. unsigned long pending_now, unsigned long old_pending)
  91. {
  92. if (is_kvmppc_hv_enabled(vcpu->kvm))
  93. return;
  94. if (pending_now)
  95. kvmppc_set_int_pending(vcpu, 1);
  96. else if (old_pending)
  97. kvmppc_set_int_pending(vcpu, 0);
  98. }
  99. static inline bool kvmppc_critical_section(struct kvm_vcpu *vcpu)
  100. {
  101. ulong crit_raw;
  102. ulong crit_r1;
  103. bool crit;
  104. if (is_kvmppc_hv_enabled(vcpu->kvm))
  105. return false;
  106. crit_raw = kvmppc_get_critical(vcpu);
  107. crit_r1 = kvmppc_get_gpr(vcpu, 1);
  108. /* Truncate crit indicators in 32 bit mode */
  109. if (!(kvmppc_get_msr(vcpu) & MSR_SF)) {
  110. crit_raw &= 0xffffffff;
  111. crit_r1 &= 0xffffffff;
  112. }
  113. /* Critical section when crit == r1 */
  114. crit = (crit_raw == crit_r1);
  115. /* ... and we're in supervisor mode */
  116. crit = crit && !(kvmppc_get_msr(vcpu) & MSR_PR);
  117. return crit;
  118. }
  119. void kvmppc_inject_interrupt(struct kvm_vcpu *vcpu, int vec, u64 flags)
  120. {
  121. kvmppc_unfixup_split_real(vcpu);
  122. kvmppc_set_srr0(vcpu, kvmppc_get_pc(vcpu));
  123. kvmppc_set_srr1(vcpu, (kvmppc_get_msr(vcpu) & ~0x783f0000ul) | flags);
  124. kvmppc_set_pc(vcpu, kvmppc_interrupt_offset(vcpu) + vec);
  125. vcpu->arch.mmu.reset_msr(vcpu);
  126. }
  127. static int kvmppc_book3s_vec2irqprio(unsigned int vec)
  128. {
  129. unsigned int prio;
  130. switch (vec) {
  131. case 0x100: prio = BOOK3S_IRQPRIO_SYSTEM_RESET; break;
  132. case 0x200: prio = BOOK3S_IRQPRIO_MACHINE_CHECK; break;
  133. case 0x300: prio = BOOK3S_IRQPRIO_DATA_STORAGE; break;
  134. case 0x380: prio = BOOK3S_IRQPRIO_DATA_SEGMENT; break;
  135. case 0x400: prio = BOOK3S_IRQPRIO_INST_STORAGE; break;
  136. case 0x480: prio = BOOK3S_IRQPRIO_INST_SEGMENT; break;
  137. case 0x500: prio = BOOK3S_IRQPRIO_EXTERNAL; break;
  138. case 0x501: prio = BOOK3S_IRQPRIO_EXTERNAL_LEVEL; break;
  139. case 0x600: prio = BOOK3S_IRQPRIO_ALIGNMENT; break;
  140. case 0x700: prio = BOOK3S_IRQPRIO_PROGRAM; break;
  141. case 0x800: prio = BOOK3S_IRQPRIO_FP_UNAVAIL; break;
  142. case 0x900: prio = BOOK3S_IRQPRIO_DECREMENTER; break;
  143. case 0xc00: prio = BOOK3S_IRQPRIO_SYSCALL; break;
  144. case 0xd00: prio = BOOK3S_IRQPRIO_DEBUG; break;
  145. case 0xf20: prio = BOOK3S_IRQPRIO_ALTIVEC; break;
  146. case 0xf40: prio = BOOK3S_IRQPRIO_VSX; break;
  147. case 0xf60: prio = BOOK3S_IRQPRIO_FAC_UNAVAIL; break;
  148. default: prio = BOOK3S_IRQPRIO_MAX; break;
  149. }
  150. return prio;
  151. }
  152. void kvmppc_book3s_dequeue_irqprio(struct kvm_vcpu *vcpu,
  153. unsigned int vec)
  154. {
  155. unsigned long old_pending = vcpu->arch.pending_exceptions;
  156. clear_bit(kvmppc_book3s_vec2irqprio(vec),
  157. &vcpu->arch.pending_exceptions);
  158. kvmppc_update_int_pending(vcpu, vcpu->arch.pending_exceptions,
  159. old_pending);
  160. }
  161. void kvmppc_book3s_queue_irqprio(struct kvm_vcpu *vcpu, unsigned int vec)
  162. {
  163. vcpu->stat.queue_intr++;
  164. set_bit(kvmppc_book3s_vec2irqprio(vec),
  165. &vcpu->arch.pending_exceptions);
  166. #ifdef EXIT_DEBUG
  167. printk(KERN_INFO "Queueing interrupt %x\n", vec);
  168. #endif
  169. }
  170. EXPORT_SYMBOL_GPL(kvmppc_book3s_queue_irqprio);
  171. void kvmppc_core_queue_program(struct kvm_vcpu *vcpu, ulong flags)
  172. {
  173. /* might as well deliver this straight away */
  174. kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_PROGRAM, flags);
  175. }
  176. EXPORT_SYMBOL_GPL(kvmppc_core_queue_program);
  177. void kvmppc_core_queue_fpunavail(struct kvm_vcpu *vcpu)
  178. {
  179. /* might as well deliver this straight away */
  180. kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, 0);
  181. }
  182. void kvmppc_core_queue_vec_unavail(struct kvm_vcpu *vcpu)
  183. {
  184. /* might as well deliver this straight away */
  185. kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_ALTIVEC, 0);
  186. }
  187. void kvmppc_core_queue_vsx_unavail(struct kvm_vcpu *vcpu)
  188. {
  189. /* might as well deliver this straight away */
  190. kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_VSX, 0);
  191. }
  192. void kvmppc_core_queue_dec(struct kvm_vcpu *vcpu)
  193. {
  194. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_DECREMENTER);
  195. }
  196. EXPORT_SYMBOL_GPL(kvmppc_core_queue_dec);
  197. int kvmppc_core_pending_dec(struct kvm_vcpu *vcpu)
  198. {
  199. return test_bit(BOOK3S_IRQPRIO_DECREMENTER, &vcpu->arch.pending_exceptions);
  200. }
  201. EXPORT_SYMBOL_GPL(kvmppc_core_pending_dec);
  202. void kvmppc_core_dequeue_dec(struct kvm_vcpu *vcpu)
  203. {
  204. kvmppc_book3s_dequeue_irqprio(vcpu, BOOK3S_INTERRUPT_DECREMENTER);
  205. }
  206. EXPORT_SYMBOL_GPL(kvmppc_core_dequeue_dec);
  207. void kvmppc_core_queue_external(struct kvm_vcpu *vcpu,
  208. struct kvm_interrupt *irq)
  209. {
  210. unsigned int vec = BOOK3S_INTERRUPT_EXTERNAL;
  211. if (irq->irq == KVM_INTERRUPT_SET_LEVEL)
  212. vec = BOOK3S_INTERRUPT_EXTERNAL_LEVEL;
  213. kvmppc_book3s_queue_irqprio(vcpu, vec);
  214. }
  215. void kvmppc_core_dequeue_external(struct kvm_vcpu *vcpu)
  216. {
  217. kvmppc_book3s_dequeue_irqprio(vcpu, BOOK3S_INTERRUPT_EXTERNAL);
  218. kvmppc_book3s_dequeue_irqprio(vcpu, BOOK3S_INTERRUPT_EXTERNAL_LEVEL);
  219. }
  220. void kvmppc_core_queue_data_storage(struct kvm_vcpu *vcpu, ulong dar,
  221. ulong flags)
  222. {
  223. kvmppc_set_dar(vcpu, dar);
  224. kvmppc_set_dsisr(vcpu, flags);
  225. kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_DATA_STORAGE, 0);
  226. }
  227. EXPORT_SYMBOL_GPL(kvmppc_core_queue_data_storage);
  228. void kvmppc_core_queue_inst_storage(struct kvm_vcpu *vcpu, ulong flags)
  229. {
  230. kvmppc_inject_interrupt(vcpu, BOOK3S_INTERRUPT_INST_STORAGE, flags);
  231. }
  232. EXPORT_SYMBOL_GPL(kvmppc_core_queue_inst_storage);
  233. static int kvmppc_book3s_irqprio_deliver(struct kvm_vcpu *vcpu,
  234. unsigned int priority)
  235. {
  236. int deliver = 1;
  237. int vec = 0;
  238. bool crit = kvmppc_critical_section(vcpu);
  239. switch (priority) {
  240. case BOOK3S_IRQPRIO_DECREMENTER:
  241. deliver = (kvmppc_get_msr(vcpu) & MSR_EE) && !crit;
  242. vec = BOOK3S_INTERRUPT_DECREMENTER;
  243. break;
  244. case BOOK3S_IRQPRIO_EXTERNAL:
  245. case BOOK3S_IRQPRIO_EXTERNAL_LEVEL:
  246. deliver = (kvmppc_get_msr(vcpu) & MSR_EE) && !crit;
  247. vec = BOOK3S_INTERRUPT_EXTERNAL;
  248. break;
  249. case BOOK3S_IRQPRIO_SYSTEM_RESET:
  250. vec = BOOK3S_INTERRUPT_SYSTEM_RESET;
  251. break;
  252. case BOOK3S_IRQPRIO_MACHINE_CHECK:
  253. vec = BOOK3S_INTERRUPT_MACHINE_CHECK;
  254. break;
  255. case BOOK3S_IRQPRIO_DATA_STORAGE:
  256. vec = BOOK3S_INTERRUPT_DATA_STORAGE;
  257. break;
  258. case BOOK3S_IRQPRIO_INST_STORAGE:
  259. vec = BOOK3S_INTERRUPT_INST_STORAGE;
  260. break;
  261. case BOOK3S_IRQPRIO_DATA_SEGMENT:
  262. vec = BOOK3S_INTERRUPT_DATA_SEGMENT;
  263. break;
  264. case BOOK3S_IRQPRIO_INST_SEGMENT:
  265. vec = BOOK3S_INTERRUPT_INST_SEGMENT;
  266. break;
  267. case BOOK3S_IRQPRIO_ALIGNMENT:
  268. vec = BOOK3S_INTERRUPT_ALIGNMENT;
  269. break;
  270. case BOOK3S_IRQPRIO_PROGRAM:
  271. vec = BOOK3S_INTERRUPT_PROGRAM;
  272. break;
  273. case BOOK3S_IRQPRIO_VSX:
  274. vec = BOOK3S_INTERRUPT_VSX;
  275. break;
  276. case BOOK3S_IRQPRIO_ALTIVEC:
  277. vec = BOOK3S_INTERRUPT_ALTIVEC;
  278. break;
  279. case BOOK3S_IRQPRIO_FP_UNAVAIL:
  280. vec = BOOK3S_INTERRUPT_FP_UNAVAIL;
  281. break;
  282. case BOOK3S_IRQPRIO_SYSCALL:
  283. vec = BOOK3S_INTERRUPT_SYSCALL;
  284. break;
  285. case BOOK3S_IRQPRIO_DEBUG:
  286. vec = BOOK3S_INTERRUPT_TRACE;
  287. break;
  288. case BOOK3S_IRQPRIO_PERFORMANCE_MONITOR:
  289. vec = BOOK3S_INTERRUPT_PERFMON;
  290. break;
  291. case BOOK3S_IRQPRIO_FAC_UNAVAIL:
  292. vec = BOOK3S_INTERRUPT_FAC_UNAVAIL;
  293. break;
  294. default:
  295. deliver = 0;
  296. printk(KERN_ERR "KVM: Unknown interrupt: 0x%x\n", priority);
  297. break;
  298. }
  299. #if 0
  300. printk(KERN_INFO "Deliver interrupt 0x%x? %x\n", vec, deliver);
  301. #endif
  302. if (deliver)
  303. kvmppc_inject_interrupt(vcpu, vec, 0);
  304. return deliver;
  305. }
  306. /*
  307. * This function determines if an irqprio should be cleared once issued.
  308. */
  309. static bool clear_irqprio(struct kvm_vcpu *vcpu, unsigned int priority)
  310. {
  311. switch (priority) {
  312. case BOOK3S_IRQPRIO_DECREMENTER:
  313. /* DEC interrupts get cleared by mtdec */
  314. return false;
  315. case BOOK3S_IRQPRIO_EXTERNAL_LEVEL:
  316. /* External interrupts get cleared by userspace */
  317. return false;
  318. }
  319. return true;
  320. }
  321. int kvmppc_core_prepare_to_enter(struct kvm_vcpu *vcpu)
  322. {
  323. unsigned long *pending = &vcpu->arch.pending_exceptions;
  324. unsigned long old_pending = vcpu->arch.pending_exceptions;
  325. unsigned int priority;
  326. #ifdef EXIT_DEBUG
  327. if (vcpu->arch.pending_exceptions)
  328. printk(KERN_EMERG "KVM: Check pending: %lx\n", vcpu->arch.pending_exceptions);
  329. #endif
  330. priority = __ffs(*pending);
  331. while (priority < BOOK3S_IRQPRIO_MAX) {
  332. if (kvmppc_book3s_irqprio_deliver(vcpu, priority) &&
  333. clear_irqprio(vcpu, priority)) {
  334. clear_bit(priority, &vcpu->arch.pending_exceptions);
  335. break;
  336. }
  337. priority = find_next_bit(pending,
  338. BITS_PER_BYTE * sizeof(*pending),
  339. priority + 1);
  340. }
  341. /* Tell the guest about our interrupt status */
  342. kvmppc_update_int_pending(vcpu, *pending, old_pending);
  343. return 0;
  344. }
  345. EXPORT_SYMBOL_GPL(kvmppc_core_prepare_to_enter);
  346. kvm_pfn_t kvmppc_gpa_to_pfn(struct kvm_vcpu *vcpu, gpa_t gpa, bool writing,
  347. bool *writable)
  348. {
  349. ulong mp_pa = vcpu->arch.magic_page_pa & KVM_PAM;
  350. gfn_t gfn = gpa >> PAGE_SHIFT;
  351. if (!(kvmppc_get_msr(vcpu) & MSR_SF))
  352. mp_pa = (uint32_t)mp_pa;
  353. /* Magic page override */
  354. gpa &= ~0xFFFULL;
  355. if (unlikely(mp_pa) && unlikely((gpa & KVM_PAM) == mp_pa)) {
  356. ulong shared_page = ((ulong)vcpu->arch.shared) & PAGE_MASK;
  357. kvm_pfn_t pfn;
  358. pfn = (kvm_pfn_t)virt_to_phys((void*)shared_page) >> PAGE_SHIFT;
  359. get_page(pfn_to_page(pfn));
  360. if (writable)
  361. *writable = true;
  362. return pfn;
  363. }
  364. return gfn_to_pfn_prot(vcpu->kvm, gfn, writing, writable);
  365. }
  366. EXPORT_SYMBOL_GPL(kvmppc_gpa_to_pfn);
  367. int kvmppc_xlate(struct kvm_vcpu *vcpu, ulong eaddr, enum xlate_instdata xlid,
  368. enum xlate_readwrite xlrw, struct kvmppc_pte *pte)
  369. {
  370. bool data = (xlid == XLATE_DATA);
  371. bool iswrite = (xlrw == XLATE_WRITE);
  372. int relocated = (kvmppc_get_msr(vcpu) & (data ? MSR_DR : MSR_IR));
  373. int r;
  374. if (relocated) {
  375. r = vcpu->arch.mmu.xlate(vcpu, eaddr, pte, data, iswrite);
  376. } else {
  377. pte->eaddr = eaddr;
  378. pte->raddr = eaddr & KVM_PAM;
  379. pte->vpage = VSID_REAL | eaddr >> 12;
  380. pte->may_read = true;
  381. pte->may_write = true;
  382. pte->may_execute = true;
  383. r = 0;
  384. if ((kvmppc_get_msr(vcpu) & (MSR_IR | MSR_DR)) == MSR_DR &&
  385. !data) {
  386. if ((vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) &&
  387. ((eaddr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS))
  388. pte->raddr &= ~SPLIT_HACK_MASK;
  389. }
  390. }
  391. return r;
  392. }
  393. int kvmppc_load_last_inst(struct kvm_vcpu *vcpu,
  394. enum instruction_fetch_type type, u32 *inst)
  395. {
  396. ulong pc = kvmppc_get_pc(vcpu);
  397. int r;
  398. if (type == INST_SC)
  399. pc -= 4;
  400. r = kvmppc_ld(vcpu, &pc, sizeof(u32), inst, false);
  401. if (r == EMULATE_DONE)
  402. return r;
  403. else
  404. return EMULATE_AGAIN;
  405. }
  406. EXPORT_SYMBOL_GPL(kvmppc_load_last_inst);
  407. int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
  408. {
  409. return 0;
  410. }
  411. int kvmppc_subarch_vcpu_init(struct kvm_vcpu *vcpu)
  412. {
  413. return 0;
  414. }
  415. void kvmppc_subarch_vcpu_uninit(struct kvm_vcpu *vcpu)
  416. {
  417. }
  418. int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
  419. struct kvm_sregs *sregs)
  420. {
  421. int ret;
  422. vcpu_load(vcpu);
  423. ret = vcpu->kvm->arch.kvm_ops->get_sregs(vcpu, sregs);
  424. vcpu_put(vcpu);
  425. return ret;
  426. }
  427. int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
  428. struct kvm_sregs *sregs)
  429. {
  430. int ret;
  431. vcpu_load(vcpu);
  432. ret = vcpu->kvm->arch.kvm_ops->set_sregs(vcpu, sregs);
  433. vcpu_put(vcpu);
  434. return ret;
  435. }
  436. int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  437. {
  438. int i;
  439. regs->pc = kvmppc_get_pc(vcpu);
  440. regs->cr = kvmppc_get_cr(vcpu);
  441. regs->ctr = kvmppc_get_ctr(vcpu);
  442. regs->lr = kvmppc_get_lr(vcpu);
  443. regs->xer = kvmppc_get_xer(vcpu);
  444. regs->msr = kvmppc_get_msr(vcpu);
  445. regs->srr0 = kvmppc_get_srr0(vcpu);
  446. regs->srr1 = kvmppc_get_srr1(vcpu);
  447. regs->pid = vcpu->arch.pid;
  448. regs->sprg0 = kvmppc_get_sprg0(vcpu);
  449. regs->sprg1 = kvmppc_get_sprg1(vcpu);
  450. regs->sprg2 = kvmppc_get_sprg2(vcpu);
  451. regs->sprg3 = kvmppc_get_sprg3(vcpu);
  452. regs->sprg4 = kvmppc_get_sprg4(vcpu);
  453. regs->sprg5 = kvmppc_get_sprg5(vcpu);
  454. regs->sprg6 = kvmppc_get_sprg6(vcpu);
  455. regs->sprg7 = kvmppc_get_sprg7(vcpu);
  456. for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
  457. regs->gpr[i] = kvmppc_get_gpr(vcpu, i);
  458. return 0;
  459. }
  460. int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
  461. {
  462. int i;
  463. kvmppc_set_pc(vcpu, regs->pc);
  464. kvmppc_set_cr(vcpu, regs->cr);
  465. kvmppc_set_ctr(vcpu, regs->ctr);
  466. kvmppc_set_lr(vcpu, regs->lr);
  467. kvmppc_set_xer(vcpu, regs->xer);
  468. kvmppc_set_msr(vcpu, regs->msr);
  469. kvmppc_set_srr0(vcpu, regs->srr0);
  470. kvmppc_set_srr1(vcpu, regs->srr1);
  471. kvmppc_set_sprg0(vcpu, regs->sprg0);
  472. kvmppc_set_sprg1(vcpu, regs->sprg1);
  473. kvmppc_set_sprg2(vcpu, regs->sprg2);
  474. kvmppc_set_sprg3(vcpu, regs->sprg3);
  475. kvmppc_set_sprg4(vcpu, regs->sprg4);
  476. kvmppc_set_sprg5(vcpu, regs->sprg5);
  477. kvmppc_set_sprg6(vcpu, regs->sprg6);
  478. kvmppc_set_sprg7(vcpu, regs->sprg7);
  479. for (i = 0; i < ARRAY_SIZE(regs->gpr); i++)
  480. kvmppc_set_gpr(vcpu, i, regs->gpr[i]);
  481. return 0;
  482. }
  483. int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  484. {
  485. return -ENOTSUPP;
  486. }
  487. int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
  488. {
  489. return -ENOTSUPP;
  490. }
  491. int kvmppc_get_one_reg(struct kvm_vcpu *vcpu, u64 id,
  492. union kvmppc_one_reg *val)
  493. {
  494. int r = 0;
  495. long int i;
  496. r = vcpu->kvm->arch.kvm_ops->get_one_reg(vcpu, id, val);
  497. if (r == -EINVAL) {
  498. r = 0;
  499. switch (id) {
  500. case KVM_REG_PPC_DAR:
  501. *val = get_reg_val(id, kvmppc_get_dar(vcpu));
  502. break;
  503. case KVM_REG_PPC_DSISR:
  504. *val = get_reg_val(id, kvmppc_get_dsisr(vcpu));
  505. break;
  506. case KVM_REG_PPC_FPR0 ... KVM_REG_PPC_FPR31:
  507. i = id - KVM_REG_PPC_FPR0;
  508. *val = get_reg_val(id, VCPU_FPR(vcpu, i));
  509. break;
  510. case KVM_REG_PPC_FPSCR:
  511. *val = get_reg_val(id, vcpu->arch.fp.fpscr);
  512. break;
  513. #ifdef CONFIG_VSX
  514. case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31:
  515. if (cpu_has_feature(CPU_FTR_VSX)) {
  516. i = id - KVM_REG_PPC_VSR0;
  517. val->vsxval[0] = vcpu->arch.fp.fpr[i][0];
  518. val->vsxval[1] = vcpu->arch.fp.fpr[i][1];
  519. } else {
  520. r = -ENXIO;
  521. }
  522. break;
  523. #endif /* CONFIG_VSX */
  524. case KVM_REG_PPC_DEBUG_INST:
  525. *val = get_reg_val(id, INS_TW);
  526. break;
  527. #ifdef CONFIG_KVM_XICS
  528. case KVM_REG_PPC_ICP_STATE:
  529. if (!vcpu->arch.icp && !vcpu->arch.xive_vcpu) {
  530. r = -ENXIO;
  531. break;
  532. }
  533. if (xive_enabled())
  534. *val = get_reg_val(id, kvmppc_xive_get_icp(vcpu));
  535. else
  536. *val = get_reg_val(id, kvmppc_xics_get_icp(vcpu));
  537. break;
  538. #endif /* CONFIG_KVM_XICS */
  539. case KVM_REG_PPC_FSCR:
  540. *val = get_reg_val(id, vcpu->arch.fscr);
  541. break;
  542. case KVM_REG_PPC_TAR:
  543. *val = get_reg_val(id, vcpu->arch.tar);
  544. break;
  545. case KVM_REG_PPC_EBBHR:
  546. *val = get_reg_val(id, vcpu->arch.ebbhr);
  547. break;
  548. case KVM_REG_PPC_EBBRR:
  549. *val = get_reg_val(id, vcpu->arch.ebbrr);
  550. break;
  551. case KVM_REG_PPC_BESCR:
  552. *val = get_reg_val(id, vcpu->arch.bescr);
  553. break;
  554. case KVM_REG_PPC_IC:
  555. *val = get_reg_val(id, vcpu->arch.ic);
  556. break;
  557. default:
  558. r = -EINVAL;
  559. break;
  560. }
  561. }
  562. return r;
  563. }
  564. int kvmppc_set_one_reg(struct kvm_vcpu *vcpu, u64 id,
  565. union kvmppc_one_reg *val)
  566. {
  567. int r = 0;
  568. long int i;
  569. r = vcpu->kvm->arch.kvm_ops->set_one_reg(vcpu, id, val);
  570. if (r == -EINVAL) {
  571. r = 0;
  572. switch (id) {
  573. case KVM_REG_PPC_DAR:
  574. kvmppc_set_dar(vcpu, set_reg_val(id, *val));
  575. break;
  576. case KVM_REG_PPC_DSISR:
  577. kvmppc_set_dsisr(vcpu, set_reg_val(id, *val));
  578. break;
  579. case KVM_REG_PPC_FPR0 ... KVM_REG_PPC_FPR31:
  580. i = id - KVM_REG_PPC_FPR0;
  581. VCPU_FPR(vcpu, i) = set_reg_val(id, *val);
  582. break;
  583. case KVM_REG_PPC_FPSCR:
  584. vcpu->arch.fp.fpscr = set_reg_val(id, *val);
  585. break;
  586. #ifdef CONFIG_VSX
  587. case KVM_REG_PPC_VSR0 ... KVM_REG_PPC_VSR31:
  588. if (cpu_has_feature(CPU_FTR_VSX)) {
  589. i = id - KVM_REG_PPC_VSR0;
  590. vcpu->arch.fp.fpr[i][0] = val->vsxval[0];
  591. vcpu->arch.fp.fpr[i][1] = val->vsxval[1];
  592. } else {
  593. r = -ENXIO;
  594. }
  595. break;
  596. #endif /* CONFIG_VSX */
  597. #ifdef CONFIG_KVM_XICS
  598. case KVM_REG_PPC_ICP_STATE:
  599. if (!vcpu->arch.icp && !vcpu->arch.xive_vcpu) {
  600. r = -ENXIO;
  601. break;
  602. }
  603. if (xive_enabled())
  604. r = kvmppc_xive_set_icp(vcpu, set_reg_val(id, *val));
  605. else
  606. r = kvmppc_xics_set_icp(vcpu, set_reg_val(id, *val));
  607. break;
  608. #endif /* CONFIG_KVM_XICS */
  609. case KVM_REG_PPC_FSCR:
  610. vcpu->arch.fscr = set_reg_val(id, *val);
  611. break;
  612. case KVM_REG_PPC_TAR:
  613. vcpu->arch.tar = set_reg_val(id, *val);
  614. break;
  615. case KVM_REG_PPC_EBBHR:
  616. vcpu->arch.ebbhr = set_reg_val(id, *val);
  617. break;
  618. case KVM_REG_PPC_EBBRR:
  619. vcpu->arch.ebbrr = set_reg_val(id, *val);
  620. break;
  621. case KVM_REG_PPC_BESCR:
  622. vcpu->arch.bescr = set_reg_val(id, *val);
  623. break;
  624. case KVM_REG_PPC_IC:
  625. vcpu->arch.ic = set_reg_val(id, *val);
  626. break;
  627. default:
  628. r = -EINVAL;
  629. break;
  630. }
  631. }
  632. return r;
  633. }
  634. void kvmppc_core_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  635. {
  636. vcpu->kvm->arch.kvm_ops->vcpu_load(vcpu, cpu);
  637. }
  638. void kvmppc_core_vcpu_put(struct kvm_vcpu *vcpu)
  639. {
  640. vcpu->kvm->arch.kvm_ops->vcpu_put(vcpu);
  641. }
  642. void kvmppc_set_msr(struct kvm_vcpu *vcpu, u64 msr)
  643. {
  644. vcpu->kvm->arch.kvm_ops->set_msr(vcpu, msr);
  645. }
  646. EXPORT_SYMBOL_GPL(kvmppc_set_msr);
  647. int kvmppc_vcpu_run(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  648. {
  649. return vcpu->kvm->arch.kvm_ops->vcpu_run(kvm_run, vcpu);
  650. }
  651. int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
  652. struct kvm_translation *tr)
  653. {
  654. return 0;
  655. }
  656. int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
  657. struct kvm_guest_debug *dbg)
  658. {
  659. vcpu_load(vcpu);
  660. vcpu->guest_debug = dbg->control;
  661. vcpu_put(vcpu);
  662. return 0;
  663. }
  664. void kvmppc_decrementer_func(struct kvm_vcpu *vcpu)
  665. {
  666. kvmppc_core_queue_dec(vcpu);
  667. kvm_vcpu_kick(vcpu);
  668. }
  669. struct kvm_vcpu *kvmppc_core_vcpu_create(struct kvm *kvm, unsigned int id)
  670. {
  671. return kvm->arch.kvm_ops->vcpu_create(kvm, id);
  672. }
  673. void kvmppc_core_vcpu_free(struct kvm_vcpu *vcpu)
  674. {
  675. vcpu->kvm->arch.kvm_ops->vcpu_free(vcpu);
  676. }
  677. int kvmppc_core_check_requests(struct kvm_vcpu *vcpu)
  678. {
  679. return vcpu->kvm->arch.kvm_ops->check_requests(vcpu);
  680. }
  681. int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
  682. {
  683. return kvm->arch.kvm_ops->get_dirty_log(kvm, log);
  684. }
  685. void kvmppc_core_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
  686. struct kvm_memory_slot *dont)
  687. {
  688. kvm->arch.kvm_ops->free_memslot(free, dont);
  689. }
  690. int kvmppc_core_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
  691. unsigned long npages)
  692. {
  693. return kvm->arch.kvm_ops->create_memslot(slot, npages);
  694. }
  695. void kvmppc_core_flush_memslot(struct kvm *kvm, struct kvm_memory_slot *memslot)
  696. {
  697. kvm->arch.kvm_ops->flush_memslot(kvm, memslot);
  698. }
  699. int kvmppc_core_prepare_memory_region(struct kvm *kvm,
  700. struct kvm_memory_slot *memslot,
  701. const struct kvm_userspace_memory_region *mem)
  702. {
  703. return kvm->arch.kvm_ops->prepare_memory_region(kvm, memslot, mem);
  704. }
  705. void kvmppc_core_commit_memory_region(struct kvm *kvm,
  706. const struct kvm_userspace_memory_region *mem,
  707. const struct kvm_memory_slot *old,
  708. const struct kvm_memory_slot *new)
  709. {
  710. kvm->arch.kvm_ops->commit_memory_region(kvm, mem, old, new);
  711. }
  712. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end,
  713. bool blockable)
  714. {
  715. return kvm->arch.kvm_ops->unmap_hva_range(kvm, start, end);
  716. }
  717. int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end)
  718. {
  719. return kvm->arch.kvm_ops->age_hva(kvm, start, end);
  720. }
  721. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva)
  722. {
  723. return kvm->arch.kvm_ops->test_age_hva(kvm, hva);
  724. }
  725. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte)
  726. {
  727. kvm->arch.kvm_ops->set_spte_hva(kvm, hva, pte);
  728. }
  729. void kvmppc_mmu_destroy(struct kvm_vcpu *vcpu)
  730. {
  731. vcpu->kvm->arch.kvm_ops->mmu_destroy(vcpu);
  732. }
  733. int kvmppc_core_init_vm(struct kvm *kvm)
  734. {
  735. #ifdef CONFIG_PPC64
  736. INIT_LIST_HEAD_RCU(&kvm->arch.spapr_tce_tables);
  737. INIT_LIST_HEAD(&kvm->arch.rtas_tokens);
  738. mutex_init(&kvm->arch.rtas_token_lock);
  739. #endif
  740. return kvm->arch.kvm_ops->init_vm(kvm);
  741. }
  742. void kvmppc_core_destroy_vm(struct kvm *kvm)
  743. {
  744. kvm->arch.kvm_ops->destroy_vm(kvm);
  745. #ifdef CONFIG_PPC64
  746. kvmppc_rtas_tokens_free(kvm);
  747. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  748. #endif
  749. }
  750. int kvmppc_h_logical_ci_load(struct kvm_vcpu *vcpu)
  751. {
  752. unsigned long size = kvmppc_get_gpr(vcpu, 4);
  753. unsigned long addr = kvmppc_get_gpr(vcpu, 5);
  754. u64 buf;
  755. int srcu_idx;
  756. int ret;
  757. if (!is_power_of_2(size) || (size > sizeof(buf)))
  758. return H_TOO_HARD;
  759. srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  760. ret = kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, size, &buf);
  761. srcu_read_unlock(&vcpu->kvm->srcu, srcu_idx);
  762. if (ret != 0)
  763. return H_TOO_HARD;
  764. switch (size) {
  765. case 1:
  766. kvmppc_set_gpr(vcpu, 4, *(u8 *)&buf);
  767. break;
  768. case 2:
  769. kvmppc_set_gpr(vcpu, 4, be16_to_cpu(*(__be16 *)&buf));
  770. break;
  771. case 4:
  772. kvmppc_set_gpr(vcpu, 4, be32_to_cpu(*(__be32 *)&buf));
  773. break;
  774. case 8:
  775. kvmppc_set_gpr(vcpu, 4, be64_to_cpu(*(__be64 *)&buf));
  776. break;
  777. default:
  778. BUG();
  779. }
  780. return H_SUCCESS;
  781. }
  782. EXPORT_SYMBOL_GPL(kvmppc_h_logical_ci_load);
  783. int kvmppc_h_logical_ci_store(struct kvm_vcpu *vcpu)
  784. {
  785. unsigned long size = kvmppc_get_gpr(vcpu, 4);
  786. unsigned long addr = kvmppc_get_gpr(vcpu, 5);
  787. unsigned long val = kvmppc_get_gpr(vcpu, 6);
  788. u64 buf;
  789. int srcu_idx;
  790. int ret;
  791. switch (size) {
  792. case 1:
  793. *(u8 *)&buf = val;
  794. break;
  795. case 2:
  796. *(__be16 *)&buf = cpu_to_be16(val);
  797. break;
  798. case 4:
  799. *(__be32 *)&buf = cpu_to_be32(val);
  800. break;
  801. case 8:
  802. *(__be64 *)&buf = cpu_to_be64(val);
  803. break;
  804. default:
  805. return H_TOO_HARD;
  806. }
  807. srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  808. ret = kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, size, &buf);
  809. srcu_read_unlock(&vcpu->kvm->srcu, srcu_idx);
  810. if (ret != 0)
  811. return H_TOO_HARD;
  812. return H_SUCCESS;
  813. }
  814. EXPORT_SYMBOL_GPL(kvmppc_h_logical_ci_store);
  815. int kvmppc_core_check_processor_compat(void)
  816. {
  817. /*
  818. * We always return 0 for book3s. We check
  819. * for compatibility while loading the HV
  820. * or PR module
  821. */
  822. return 0;
  823. }
  824. int kvmppc_book3s_hcall_implemented(struct kvm *kvm, unsigned long hcall)
  825. {
  826. return kvm->arch.kvm_ops->hcall_implemented(hcall);
  827. }
  828. #ifdef CONFIG_KVM_XICS
  829. int kvm_set_irq(struct kvm *kvm, int irq_source_id, u32 irq, int level,
  830. bool line_status)
  831. {
  832. if (xive_enabled())
  833. return kvmppc_xive_set_irq(kvm, irq_source_id, irq, level,
  834. line_status);
  835. else
  836. return kvmppc_xics_set_irq(kvm, irq_source_id, irq, level,
  837. line_status);
  838. }
  839. int kvm_arch_set_irq_inatomic(struct kvm_kernel_irq_routing_entry *irq_entry,
  840. struct kvm *kvm, int irq_source_id,
  841. int level, bool line_status)
  842. {
  843. return kvm_set_irq(kvm, irq_source_id, irq_entry->gsi,
  844. level, line_status);
  845. }
  846. static int kvmppc_book3s_set_irq(struct kvm_kernel_irq_routing_entry *e,
  847. struct kvm *kvm, int irq_source_id, int level,
  848. bool line_status)
  849. {
  850. return kvm_set_irq(kvm, irq_source_id, e->gsi, level, line_status);
  851. }
  852. int kvm_irq_map_gsi(struct kvm *kvm,
  853. struct kvm_kernel_irq_routing_entry *entries, int gsi)
  854. {
  855. entries->gsi = gsi;
  856. entries->type = KVM_IRQ_ROUTING_IRQCHIP;
  857. entries->set = kvmppc_book3s_set_irq;
  858. entries->irqchip.irqchip = 0;
  859. entries->irqchip.pin = gsi;
  860. return 1;
  861. }
  862. int kvm_irq_map_chip_pin(struct kvm *kvm, unsigned irqchip, unsigned pin)
  863. {
  864. return pin;
  865. }
  866. #endif /* CONFIG_KVM_XICS */
  867. static int kvmppc_book3s_init(void)
  868. {
  869. int r;
  870. r = kvm_init(NULL, sizeof(struct kvm_vcpu), 0, THIS_MODULE);
  871. if (r)
  872. return r;
  873. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  874. r = kvmppc_book3s_init_pr();
  875. #endif
  876. #ifdef CONFIG_KVM_XICS
  877. #ifdef CONFIG_KVM_XIVE
  878. if (xive_enabled()) {
  879. kvmppc_xive_init_module();
  880. kvm_register_device_ops(&kvm_xive_ops, KVM_DEV_TYPE_XICS);
  881. } else
  882. #endif
  883. kvm_register_device_ops(&kvm_xics_ops, KVM_DEV_TYPE_XICS);
  884. #endif
  885. return r;
  886. }
  887. static void kvmppc_book3s_exit(void)
  888. {
  889. #ifdef CONFIG_KVM_XICS
  890. if (xive_enabled())
  891. kvmppc_xive_exit_module();
  892. #endif
  893. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  894. kvmppc_book3s_exit_pr();
  895. #endif
  896. kvm_exit();
  897. }
  898. module_init(kvmppc_book3s_init);
  899. module_exit(kvmppc_book3s_exit);
  900. /* On 32bit this is our one and only kernel module */
  901. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  902. MODULE_ALIAS_MISCDEV(KVM_MINOR);
  903. MODULE_ALIAS("devname:kvm");
  904. #endif