book3s_pr.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129
  1. /*
  2. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  3. *
  4. * Authors:
  5. * Alexander Graf <agraf@suse.de>
  6. * Kevin Wolf <mail@kevin-wolf.de>
  7. * Paul Mackerras <paulus@samba.org>
  8. *
  9. * Description:
  10. * Functions relating to running KVM on Book 3S processors where
  11. * we don't have access to hypervisor mode, and we run the guest
  12. * in problem state (user mode).
  13. *
  14. * This file is derived from arch/powerpc/kvm/44x.c,
  15. * by Hollis Blanchard <hollisb@us.ibm.com>.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License, version 2, as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kvm_host.h>
  22. #include <linux/export.h>
  23. #include <linux/err.h>
  24. #include <linux/slab.h>
  25. #include <asm/reg.h>
  26. #include <asm/cputable.h>
  27. #include <asm/cacheflush.h>
  28. #include <linux/uaccess.h>
  29. #include <asm/io.h>
  30. #include <asm/kvm_ppc.h>
  31. #include <asm/kvm_book3s.h>
  32. #include <asm/mmu_context.h>
  33. #include <asm/switch_to.h>
  34. #include <asm/firmware.h>
  35. #include <asm/setup.h>
  36. #include <linux/gfp.h>
  37. #include <linux/sched.h>
  38. #include <linux/vmalloc.h>
  39. #include <linux/highmem.h>
  40. #include <linux/module.h>
  41. #include <linux/miscdevice.h>
  42. #include <asm/asm-prototypes.h>
  43. #include <asm/tm.h>
  44. #include "book3s.h"
  45. #define CREATE_TRACE_POINTS
  46. #include "trace_pr.h"
  47. /* #define EXIT_DEBUG */
  48. /* #define DEBUG_EXT */
  49. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  50. ulong msr);
  51. #ifdef CONFIG_PPC_BOOK3S_64
  52. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac);
  53. #endif
  54. /* Some compatibility defines */
  55. #ifdef CONFIG_PPC_BOOK3S_32
  56. #define MSR_USER32 MSR_USER
  57. #define MSR_USER64 MSR_USER
  58. #define HW_PAGE_SIZE PAGE_SIZE
  59. #define HPTE_R_M _PAGE_COHERENT
  60. #endif
  61. static bool kvmppc_is_split_real(struct kvm_vcpu *vcpu)
  62. {
  63. ulong msr = kvmppc_get_msr(vcpu);
  64. return (msr & (MSR_IR|MSR_DR)) == MSR_DR;
  65. }
  66. static void kvmppc_fixup_split_real(struct kvm_vcpu *vcpu)
  67. {
  68. ulong msr = kvmppc_get_msr(vcpu);
  69. ulong pc = kvmppc_get_pc(vcpu);
  70. /* We are in DR only split real mode */
  71. if ((msr & (MSR_IR|MSR_DR)) != MSR_DR)
  72. return;
  73. /* We have not fixed up the guest already */
  74. if (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK)
  75. return;
  76. /* The code is in fixupable address space */
  77. if (pc & SPLIT_HACK_MASK)
  78. return;
  79. vcpu->arch.hflags |= BOOK3S_HFLAG_SPLIT_HACK;
  80. kvmppc_set_pc(vcpu, pc | SPLIT_HACK_OFFS);
  81. }
  82. void kvmppc_unfixup_split_real(struct kvm_vcpu *vcpu);
  83. static void kvmppc_core_vcpu_load_pr(struct kvm_vcpu *vcpu, int cpu)
  84. {
  85. #ifdef CONFIG_PPC_BOOK3S_64
  86. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  87. memcpy(svcpu->slb, to_book3s(vcpu)->slb_shadow, sizeof(svcpu->slb));
  88. svcpu->slb_max = to_book3s(vcpu)->slb_shadow_max;
  89. svcpu->in_use = 0;
  90. svcpu_put(svcpu);
  91. #endif
  92. /* Disable AIL if supported */
  93. if (cpu_has_feature(CPU_FTR_HVMODE) &&
  94. cpu_has_feature(CPU_FTR_ARCH_207S))
  95. mtspr(SPRN_LPCR, mfspr(SPRN_LPCR) & ~LPCR_AIL);
  96. vcpu->cpu = smp_processor_id();
  97. #ifdef CONFIG_PPC_BOOK3S_32
  98. current->thread.kvm_shadow_vcpu = vcpu->arch.shadow_vcpu;
  99. #endif
  100. if (kvmppc_is_split_real(vcpu))
  101. kvmppc_fixup_split_real(vcpu);
  102. kvmppc_restore_tm_pr(vcpu);
  103. }
  104. static void kvmppc_core_vcpu_put_pr(struct kvm_vcpu *vcpu)
  105. {
  106. #ifdef CONFIG_PPC_BOOK3S_64
  107. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  108. if (svcpu->in_use) {
  109. kvmppc_copy_from_svcpu(vcpu);
  110. }
  111. memcpy(to_book3s(vcpu)->slb_shadow, svcpu->slb, sizeof(svcpu->slb));
  112. to_book3s(vcpu)->slb_shadow_max = svcpu->slb_max;
  113. svcpu_put(svcpu);
  114. #endif
  115. if (kvmppc_is_split_real(vcpu))
  116. kvmppc_unfixup_split_real(vcpu);
  117. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  118. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  119. kvmppc_save_tm_pr(vcpu);
  120. /* Enable AIL if supported */
  121. if (cpu_has_feature(CPU_FTR_HVMODE) &&
  122. cpu_has_feature(CPU_FTR_ARCH_207S))
  123. mtspr(SPRN_LPCR, mfspr(SPRN_LPCR) | LPCR_AIL_3);
  124. vcpu->cpu = -1;
  125. }
  126. /* Copy data needed by real-mode code from vcpu to shadow vcpu */
  127. void kvmppc_copy_to_svcpu(struct kvm_vcpu *vcpu)
  128. {
  129. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  130. svcpu->gpr[0] = vcpu->arch.regs.gpr[0];
  131. svcpu->gpr[1] = vcpu->arch.regs.gpr[1];
  132. svcpu->gpr[2] = vcpu->arch.regs.gpr[2];
  133. svcpu->gpr[3] = vcpu->arch.regs.gpr[3];
  134. svcpu->gpr[4] = vcpu->arch.regs.gpr[4];
  135. svcpu->gpr[5] = vcpu->arch.regs.gpr[5];
  136. svcpu->gpr[6] = vcpu->arch.regs.gpr[6];
  137. svcpu->gpr[7] = vcpu->arch.regs.gpr[7];
  138. svcpu->gpr[8] = vcpu->arch.regs.gpr[8];
  139. svcpu->gpr[9] = vcpu->arch.regs.gpr[9];
  140. svcpu->gpr[10] = vcpu->arch.regs.gpr[10];
  141. svcpu->gpr[11] = vcpu->arch.regs.gpr[11];
  142. svcpu->gpr[12] = vcpu->arch.regs.gpr[12];
  143. svcpu->gpr[13] = vcpu->arch.regs.gpr[13];
  144. svcpu->cr = vcpu->arch.regs.ccr;
  145. svcpu->xer = vcpu->arch.regs.xer;
  146. svcpu->ctr = vcpu->arch.regs.ctr;
  147. svcpu->lr = vcpu->arch.regs.link;
  148. svcpu->pc = vcpu->arch.regs.nip;
  149. #ifdef CONFIG_PPC_BOOK3S_64
  150. svcpu->shadow_fscr = vcpu->arch.shadow_fscr;
  151. #endif
  152. /*
  153. * Now also save the current time base value. We use this
  154. * to find the guest purr and spurr value.
  155. */
  156. vcpu->arch.entry_tb = get_tb();
  157. vcpu->arch.entry_vtb = get_vtb();
  158. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  159. vcpu->arch.entry_ic = mfspr(SPRN_IC);
  160. svcpu->in_use = true;
  161. svcpu_put(svcpu);
  162. }
  163. static void kvmppc_recalc_shadow_msr(struct kvm_vcpu *vcpu)
  164. {
  165. ulong guest_msr = kvmppc_get_msr(vcpu);
  166. ulong smsr = guest_msr;
  167. /* Guest MSR values */
  168. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  169. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE |
  170. MSR_TM | MSR_TS_MASK;
  171. #else
  172. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE;
  173. #endif
  174. /* Process MSR values */
  175. smsr |= MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_PR | MSR_EE;
  176. /* External providers the guest reserved */
  177. smsr |= (guest_msr & vcpu->arch.guest_owned_ext);
  178. /* 64-bit Process MSR values */
  179. #ifdef CONFIG_PPC_BOOK3S_64
  180. smsr |= MSR_ISF | MSR_HV;
  181. #endif
  182. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  183. /*
  184. * in guest privileged state, we want to fail all TM transactions.
  185. * So disable MSR TM bit so that all tbegin. will be able to be
  186. * trapped into host.
  187. */
  188. if (!(guest_msr & MSR_PR))
  189. smsr &= ~MSR_TM;
  190. #endif
  191. vcpu->arch.shadow_msr = smsr;
  192. }
  193. /* Copy data touched by real-mode code from shadow vcpu back to vcpu */
  194. void kvmppc_copy_from_svcpu(struct kvm_vcpu *vcpu)
  195. {
  196. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  197. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  198. ulong old_msr;
  199. #endif
  200. /*
  201. * Maybe we were already preempted and synced the svcpu from
  202. * our preempt notifiers. Don't bother touching this svcpu then.
  203. */
  204. if (!svcpu->in_use)
  205. goto out;
  206. vcpu->arch.regs.gpr[0] = svcpu->gpr[0];
  207. vcpu->arch.regs.gpr[1] = svcpu->gpr[1];
  208. vcpu->arch.regs.gpr[2] = svcpu->gpr[2];
  209. vcpu->arch.regs.gpr[3] = svcpu->gpr[3];
  210. vcpu->arch.regs.gpr[4] = svcpu->gpr[4];
  211. vcpu->arch.regs.gpr[5] = svcpu->gpr[5];
  212. vcpu->arch.regs.gpr[6] = svcpu->gpr[6];
  213. vcpu->arch.regs.gpr[7] = svcpu->gpr[7];
  214. vcpu->arch.regs.gpr[8] = svcpu->gpr[8];
  215. vcpu->arch.regs.gpr[9] = svcpu->gpr[9];
  216. vcpu->arch.regs.gpr[10] = svcpu->gpr[10];
  217. vcpu->arch.regs.gpr[11] = svcpu->gpr[11];
  218. vcpu->arch.regs.gpr[12] = svcpu->gpr[12];
  219. vcpu->arch.regs.gpr[13] = svcpu->gpr[13];
  220. vcpu->arch.regs.ccr = svcpu->cr;
  221. vcpu->arch.regs.xer = svcpu->xer;
  222. vcpu->arch.regs.ctr = svcpu->ctr;
  223. vcpu->arch.regs.link = svcpu->lr;
  224. vcpu->arch.regs.nip = svcpu->pc;
  225. vcpu->arch.shadow_srr1 = svcpu->shadow_srr1;
  226. vcpu->arch.fault_dar = svcpu->fault_dar;
  227. vcpu->arch.fault_dsisr = svcpu->fault_dsisr;
  228. vcpu->arch.last_inst = svcpu->last_inst;
  229. #ifdef CONFIG_PPC_BOOK3S_64
  230. vcpu->arch.shadow_fscr = svcpu->shadow_fscr;
  231. #endif
  232. /*
  233. * Update purr and spurr using time base on exit.
  234. */
  235. vcpu->arch.purr += get_tb() - vcpu->arch.entry_tb;
  236. vcpu->arch.spurr += get_tb() - vcpu->arch.entry_tb;
  237. to_book3s(vcpu)->vtb += get_vtb() - vcpu->arch.entry_vtb;
  238. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  239. vcpu->arch.ic += mfspr(SPRN_IC) - vcpu->arch.entry_ic;
  240. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  241. /*
  242. * Unlike other MSR bits, MSR[TS]bits can be changed at guest without
  243. * notifying host:
  244. * modified by unprivileged instructions like "tbegin"/"tend"/
  245. * "tresume"/"tsuspend" in PR KVM guest.
  246. *
  247. * It is necessary to sync here to calculate a correct shadow_msr.
  248. *
  249. * privileged guest's tbegin will be failed at present. So we
  250. * only take care of problem state guest.
  251. */
  252. old_msr = kvmppc_get_msr(vcpu);
  253. if (unlikely((old_msr & MSR_PR) &&
  254. (vcpu->arch.shadow_srr1 & (MSR_TS_MASK)) !=
  255. (old_msr & (MSR_TS_MASK)))) {
  256. old_msr &= ~(MSR_TS_MASK);
  257. old_msr |= (vcpu->arch.shadow_srr1 & (MSR_TS_MASK));
  258. kvmppc_set_msr_fast(vcpu, old_msr);
  259. kvmppc_recalc_shadow_msr(vcpu);
  260. }
  261. #endif
  262. svcpu->in_use = false;
  263. out:
  264. svcpu_put(svcpu);
  265. }
  266. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  267. void kvmppc_save_tm_sprs(struct kvm_vcpu *vcpu)
  268. {
  269. tm_enable();
  270. vcpu->arch.tfhar = mfspr(SPRN_TFHAR);
  271. vcpu->arch.texasr = mfspr(SPRN_TEXASR);
  272. vcpu->arch.tfiar = mfspr(SPRN_TFIAR);
  273. tm_disable();
  274. }
  275. void kvmppc_restore_tm_sprs(struct kvm_vcpu *vcpu)
  276. {
  277. tm_enable();
  278. mtspr(SPRN_TFHAR, vcpu->arch.tfhar);
  279. mtspr(SPRN_TEXASR, vcpu->arch.texasr);
  280. mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
  281. tm_disable();
  282. }
  283. /* loadup math bits which is enabled at kvmppc_get_msr() but not enabled at
  284. * hardware.
  285. */
  286. static void kvmppc_handle_lost_math_exts(struct kvm_vcpu *vcpu)
  287. {
  288. ulong exit_nr;
  289. ulong ext_diff = (kvmppc_get_msr(vcpu) & ~vcpu->arch.guest_owned_ext) &
  290. (MSR_FP | MSR_VEC | MSR_VSX);
  291. if (!ext_diff)
  292. return;
  293. if (ext_diff == MSR_FP)
  294. exit_nr = BOOK3S_INTERRUPT_FP_UNAVAIL;
  295. else if (ext_diff == MSR_VEC)
  296. exit_nr = BOOK3S_INTERRUPT_ALTIVEC;
  297. else
  298. exit_nr = BOOK3S_INTERRUPT_VSX;
  299. kvmppc_handle_ext(vcpu, exit_nr, ext_diff);
  300. }
  301. void kvmppc_save_tm_pr(struct kvm_vcpu *vcpu)
  302. {
  303. if (!(MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)))) {
  304. kvmppc_save_tm_sprs(vcpu);
  305. return;
  306. }
  307. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  308. kvmppc_giveup_ext(vcpu, MSR_VSX);
  309. preempt_disable();
  310. _kvmppc_save_tm_pr(vcpu, mfmsr());
  311. preempt_enable();
  312. }
  313. void kvmppc_restore_tm_pr(struct kvm_vcpu *vcpu)
  314. {
  315. if (!MSR_TM_ACTIVE(kvmppc_get_msr(vcpu))) {
  316. kvmppc_restore_tm_sprs(vcpu);
  317. if (kvmppc_get_msr(vcpu) & MSR_TM) {
  318. kvmppc_handle_lost_math_exts(vcpu);
  319. if (vcpu->arch.fscr & FSCR_TAR)
  320. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  321. }
  322. return;
  323. }
  324. preempt_disable();
  325. _kvmppc_restore_tm_pr(vcpu, kvmppc_get_msr(vcpu));
  326. preempt_enable();
  327. if (kvmppc_get_msr(vcpu) & MSR_TM) {
  328. kvmppc_handle_lost_math_exts(vcpu);
  329. if (vcpu->arch.fscr & FSCR_TAR)
  330. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  331. }
  332. }
  333. #endif
  334. static int kvmppc_core_check_requests_pr(struct kvm_vcpu *vcpu)
  335. {
  336. int r = 1; /* Indicate we want to get back into the guest */
  337. /* We misuse TLB_FLUSH to indicate that we want to clear
  338. all shadow cache entries */
  339. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  340. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  341. return r;
  342. }
  343. /************* MMU Notifiers *************/
  344. static void do_kvm_unmap_hva(struct kvm *kvm, unsigned long start,
  345. unsigned long end)
  346. {
  347. long i;
  348. struct kvm_vcpu *vcpu;
  349. struct kvm_memslots *slots;
  350. struct kvm_memory_slot *memslot;
  351. slots = kvm_memslots(kvm);
  352. kvm_for_each_memslot(memslot, slots) {
  353. unsigned long hva_start, hva_end;
  354. gfn_t gfn, gfn_end;
  355. hva_start = max(start, memslot->userspace_addr);
  356. hva_end = min(end, memslot->userspace_addr +
  357. (memslot->npages << PAGE_SHIFT));
  358. if (hva_start >= hva_end)
  359. continue;
  360. /*
  361. * {gfn(page) | page intersects with [hva_start, hva_end)} =
  362. * {gfn, gfn+1, ..., gfn_end-1}.
  363. */
  364. gfn = hva_to_gfn_memslot(hva_start, memslot);
  365. gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
  366. kvm_for_each_vcpu(i, vcpu, kvm)
  367. kvmppc_mmu_pte_pflush(vcpu, gfn << PAGE_SHIFT,
  368. gfn_end << PAGE_SHIFT);
  369. }
  370. }
  371. static int kvm_unmap_hva_range_pr(struct kvm *kvm, unsigned long start,
  372. unsigned long end)
  373. {
  374. do_kvm_unmap_hva(kvm, start, end);
  375. return 0;
  376. }
  377. static int kvm_age_hva_pr(struct kvm *kvm, unsigned long start,
  378. unsigned long end)
  379. {
  380. /* XXX could be more clever ;) */
  381. return 0;
  382. }
  383. static int kvm_test_age_hva_pr(struct kvm *kvm, unsigned long hva)
  384. {
  385. /* XXX could be more clever ;) */
  386. return 0;
  387. }
  388. static void kvm_set_spte_hva_pr(struct kvm *kvm, unsigned long hva, pte_t pte)
  389. {
  390. /* The page will get remapped properly on its next fault */
  391. do_kvm_unmap_hva(kvm, hva, hva + PAGE_SIZE);
  392. }
  393. /*****************************************/
  394. static void kvmppc_set_msr_pr(struct kvm_vcpu *vcpu, u64 msr)
  395. {
  396. ulong old_msr;
  397. /* For PAPR guest, make sure MSR reflects guest mode */
  398. if (vcpu->arch.papr_enabled)
  399. msr = (msr & ~MSR_HV) | MSR_ME;
  400. #ifdef EXIT_DEBUG
  401. printk(KERN_INFO "KVM: Set MSR to 0x%llx\n", msr);
  402. #endif
  403. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  404. /* We should never target guest MSR to TS=10 && PR=0,
  405. * since we always fail transaction for guest privilege
  406. * state.
  407. */
  408. if (!(msr & MSR_PR) && MSR_TM_TRANSACTIONAL(msr))
  409. kvmppc_emulate_tabort(vcpu,
  410. TM_CAUSE_KVM_FAC_UNAV | TM_CAUSE_PERSISTENT);
  411. #endif
  412. old_msr = kvmppc_get_msr(vcpu);
  413. msr &= to_book3s(vcpu)->msr_mask;
  414. kvmppc_set_msr_fast(vcpu, msr);
  415. kvmppc_recalc_shadow_msr(vcpu);
  416. if (msr & MSR_POW) {
  417. if (!vcpu->arch.pending_exceptions) {
  418. kvm_vcpu_block(vcpu);
  419. kvm_clear_request(KVM_REQ_UNHALT, vcpu);
  420. vcpu->stat.halt_wakeup++;
  421. /* Unset POW bit after we woke up */
  422. msr &= ~MSR_POW;
  423. kvmppc_set_msr_fast(vcpu, msr);
  424. }
  425. }
  426. if (kvmppc_is_split_real(vcpu))
  427. kvmppc_fixup_split_real(vcpu);
  428. else
  429. kvmppc_unfixup_split_real(vcpu);
  430. if ((kvmppc_get_msr(vcpu) & (MSR_PR|MSR_IR|MSR_DR)) !=
  431. (old_msr & (MSR_PR|MSR_IR|MSR_DR))) {
  432. kvmppc_mmu_flush_segments(vcpu);
  433. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  434. /* Preload magic page segment when in kernel mode */
  435. if (!(msr & MSR_PR) && vcpu->arch.magic_page_pa) {
  436. struct kvm_vcpu_arch *a = &vcpu->arch;
  437. if (msr & MSR_DR)
  438. kvmppc_mmu_map_segment(vcpu, a->magic_page_ea);
  439. else
  440. kvmppc_mmu_map_segment(vcpu, a->magic_page_pa);
  441. }
  442. }
  443. /*
  444. * When switching from 32 to 64-bit, we may have a stale 32-bit
  445. * magic page around, we need to flush it. Typically 32-bit magic
  446. * page will be instantiated when calling into RTAS. Note: We
  447. * assume that such transition only happens while in kernel mode,
  448. * ie, we never transition from user 32-bit to kernel 64-bit with
  449. * a 32-bit magic page around.
  450. */
  451. if (vcpu->arch.magic_page_pa &&
  452. !(old_msr & MSR_PR) && !(old_msr & MSR_SF) && (msr & MSR_SF)) {
  453. /* going from RTAS to normal kernel code */
  454. kvmppc_mmu_pte_flush(vcpu, (uint32_t)vcpu->arch.magic_page_pa,
  455. ~0xFFFUL);
  456. }
  457. /* Preload FPU if it's enabled */
  458. if (kvmppc_get_msr(vcpu) & MSR_FP)
  459. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  460. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  461. if (kvmppc_get_msr(vcpu) & MSR_TM)
  462. kvmppc_handle_lost_math_exts(vcpu);
  463. #endif
  464. }
  465. void kvmppc_set_pvr_pr(struct kvm_vcpu *vcpu, u32 pvr)
  466. {
  467. u32 host_pvr;
  468. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SLB;
  469. vcpu->arch.pvr = pvr;
  470. #ifdef CONFIG_PPC_BOOK3S_64
  471. if ((pvr >= 0x330000) && (pvr < 0x70330000)) {
  472. kvmppc_mmu_book3s_64_init(vcpu);
  473. if (!to_book3s(vcpu)->hior_explicit)
  474. to_book3s(vcpu)->hior = 0xfff00000;
  475. to_book3s(vcpu)->msr_mask = 0xffffffffffffffffULL;
  476. vcpu->arch.cpu_type = KVM_CPU_3S_64;
  477. } else
  478. #endif
  479. {
  480. kvmppc_mmu_book3s_32_init(vcpu);
  481. if (!to_book3s(vcpu)->hior_explicit)
  482. to_book3s(vcpu)->hior = 0;
  483. to_book3s(vcpu)->msr_mask = 0xffffffffULL;
  484. vcpu->arch.cpu_type = KVM_CPU_3S_32;
  485. }
  486. kvmppc_sanity_check(vcpu);
  487. /* If we are in hypervisor level on 970, we can tell the CPU to
  488. * treat DCBZ as 32 bytes store */
  489. vcpu->arch.hflags &= ~BOOK3S_HFLAG_DCBZ32;
  490. if (vcpu->arch.mmu.is_dcbz32(vcpu) && (mfmsr() & MSR_HV) &&
  491. !strcmp(cur_cpu_spec->platform, "ppc970"))
  492. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  493. /* Cell performs badly if MSR_FEx are set. So let's hope nobody
  494. really needs them in a VM on Cell and force disable them. */
  495. if (!strcmp(cur_cpu_spec->platform, "ppc-cell-be"))
  496. to_book3s(vcpu)->msr_mask &= ~(MSR_FE0 | MSR_FE1);
  497. /*
  498. * If they're asking for POWER6 or later, set the flag
  499. * indicating that we can do multiple large page sizes
  500. * and 1TB segments.
  501. * Also set the flag that indicates that tlbie has the large
  502. * page bit in the RB operand instead of the instruction.
  503. */
  504. switch (PVR_VER(pvr)) {
  505. case PVR_POWER6:
  506. case PVR_POWER7:
  507. case PVR_POWER7p:
  508. case PVR_POWER8:
  509. case PVR_POWER8E:
  510. case PVR_POWER8NVL:
  511. vcpu->arch.hflags |= BOOK3S_HFLAG_MULTI_PGSIZE |
  512. BOOK3S_HFLAG_NEW_TLBIE;
  513. break;
  514. }
  515. #ifdef CONFIG_PPC_BOOK3S_32
  516. /* 32 bit Book3S always has 32 byte dcbz */
  517. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  518. #endif
  519. /* On some CPUs we can execute paired single operations natively */
  520. asm ( "mfpvr %0" : "=r"(host_pvr));
  521. switch (host_pvr) {
  522. case 0x00080200: /* lonestar 2.0 */
  523. case 0x00088202: /* lonestar 2.2 */
  524. case 0x70000100: /* gekko 1.0 */
  525. case 0x00080100: /* gekko 2.0 */
  526. case 0x00083203: /* gekko 2.3a */
  527. case 0x00083213: /* gekko 2.3b */
  528. case 0x00083204: /* gekko 2.4 */
  529. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  530. case 0x00087200: /* broadway */
  531. vcpu->arch.hflags |= BOOK3S_HFLAG_NATIVE_PS;
  532. /* Enable HID2.PSE - in case we need it later */
  533. mtspr(SPRN_HID2_GEKKO, mfspr(SPRN_HID2_GEKKO) | (1 << 29));
  534. }
  535. }
  536. /* Book3s_32 CPUs always have 32 bytes cache line size, which Linux assumes. To
  537. * make Book3s_32 Linux work on Book3s_64, we have to make sure we trap dcbz to
  538. * emulate 32 bytes dcbz length.
  539. *
  540. * The Book3s_64 inventors also realized this case and implemented a special bit
  541. * in the HID5 register, which is a hypervisor ressource. Thus we can't use it.
  542. *
  543. * My approach here is to patch the dcbz instruction on executing pages.
  544. */
  545. static void kvmppc_patch_dcbz(struct kvm_vcpu *vcpu, struct kvmppc_pte *pte)
  546. {
  547. struct page *hpage;
  548. u64 hpage_offset;
  549. u32 *page;
  550. int i;
  551. hpage = gfn_to_page(vcpu->kvm, pte->raddr >> PAGE_SHIFT);
  552. if (is_error_page(hpage))
  553. return;
  554. hpage_offset = pte->raddr & ~PAGE_MASK;
  555. hpage_offset &= ~0xFFFULL;
  556. hpage_offset /= 4;
  557. get_page(hpage);
  558. page = kmap_atomic(hpage);
  559. /* patch dcbz into reserved instruction, so we trap */
  560. for (i=hpage_offset; i < hpage_offset + (HW_PAGE_SIZE / 4); i++)
  561. if ((be32_to_cpu(page[i]) & 0xff0007ff) == INS_DCBZ)
  562. page[i] &= cpu_to_be32(0xfffffff7);
  563. kunmap_atomic(page);
  564. put_page(hpage);
  565. }
  566. static bool kvmppc_visible_gpa(struct kvm_vcpu *vcpu, gpa_t gpa)
  567. {
  568. ulong mp_pa = vcpu->arch.magic_page_pa;
  569. if (!(kvmppc_get_msr(vcpu) & MSR_SF))
  570. mp_pa = (uint32_t)mp_pa;
  571. gpa &= ~0xFFFULL;
  572. if (unlikely(mp_pa) && unlikely((mp_pa & KVM_PAM) == (gpa & KVM_PAM))) {
  573. return true;
  574. }
  575. return kvm_is_visible_gfn(vcpu->kvm, gpa >> PAGE_SHIFT);
  576. }
  577. int kvmppc_handle_pagefault(struct kvm_run *run, struct kvm_vcpu *vcpu,
  578. ulong eaddr, int vec)
  579. {
  580. bool data = (vec == BOOK3S_INTERRUPT_DATA_STORAGE);
  581. bool iswrite = false;
  582. int r = RESUME_GUEST;
  583. int relocated;
  584. int page_found = 0;
  585. struct kvmppc_pte pte = { 0 };
  586. bool dr = (kvmppc_get_msr(vcpu) & MSR_DR) ? true : false;
  587. bool ir = (kvmppc_get_msr(vcpu) & MSR_IR) ? true : false;
  588. u64 vsid;
  589. relocated = data ? dr : ir;
  590. if (data && (vcpu->arch.fault_dsisr & DSISR_ISSTORE))
  591. iswrite = true;
  592. /* Resolve real address if translation turned on */
  593. if (relocated) {
  594. page_found = vcpu->arch.mmu.xlate(vcpu, eaddr, &pte, data, iswrite);
  595. } else {
  596. pte.may_execute = true;
  597. pte.may_read = true;
  598. pte.may_write = true;
  599. pte.raddr = eaddr & KVM_PAM;
  600. pte.eaddr = eaddr;
  601. pte.vpage = eaddr >> 12;
  602. pte.page_size = MMU_PAGE_64K;
  603. pte.wimg = HPTE_R_M;
  604. }
  605. switch (kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) {
  606. case 0:
  607. pte.vpage |= ((u64)VSID_REAL << (SID_SHIFT - 12));
  608. break;
  609. case MSR_DR:
  610. if (!data &&
  611. (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) &&
  612. ((pte.raddr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS))
  613. pte.raddr &= ~SPLIT_HACK_MASK;
  614. /* fall through */
  615. case MSR_IR:
  616. vcpu->arch.mmu.esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  617. if ((kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) == MSR_DR)
  618. pte.vpage |= ((u64)VSID_REAL_DR << (SID_SHIFT - 12));
  619. else
  620. pte.vpage |= ((u64)VSID_REAL_IR << (SID_SHIFT - 12));
  621. pte.vpage |= vsid;
  622. if (vsid == -1)
  623. page_found = -EINVAL;
  624. break;
  625. }
  626. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  627. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  628. /*
  629. * If we do the dcbz hack, we have to NX on every execution,
  630. * so we can patch the executing code. This renders our guest
  631. * NX-less.
  632. */
  633. pte.may_execute = !data;
  634. }
  635. if (page_found == -ENOENT || page_found == -EPERM) {
  636. /* Page not found in guest PTE entries, or protection fault */
  637. u64 flags;
  638. if (page_found == -EPERM)
  639. flags = DSISR_PROTFAULT;
  640. else
  641. flags = DSISR_NOHPTE;
  642. if (data) {
  643. flags |= vcpu->arch.fault_dsisr & DSISR_ISSTORE;
  644. kvmppc_core_queue_data_storage(vcpu, eaddr, flags);
  645. } else {
  646. kvmppc_core_queue_inst_storage(vcpu, flags);
  647. }
  648. } else if (page_found == -EINVAL) {
  649. /* Page not found in guest SLB */
  650. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  651. kvmppc_book3s_queue_irqprio(vcpu, vec + 0x80);
  652. } else if (kvmppc_visible_gpa(vcpu, pte.raddr)) {
  653. if (data && !(vcpu->arch.fault_dsisr & DSISR_NOHPTE)) {
  654. /*
  655. * There is already a host HPTE there, presumably
  656. * a read-only one for a page the guest thinks
  657. * is writable, so get rid of it first.
  658. */
  659. kvmppc_mmu_unmap_page(vcpu, &pte);
  660. }
  661. /* The guest's PTE is not mapped yet. Map on the host */
  662. if (kvmppc_mmu_map_page(vcpu, &pte, iswrite) == -EIO) {
  663. /* Exit KVM if mapping failed */
  664. run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  665. return RESUME_HOST;
  666. }
  667. if (data)
  668. vcpu->stat.sp_storage++;
  669. else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  670. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32)))
  671. kvmppc_patch_dcbz(vcpu, &pte);
  672. } else {
  673. /* MMIO */
  674. vcpu->stat.mmio_exits++;
  675. vcpu->arch.paddr_accessed = pte.raddr;
  676. vcpu->arch.vaddr_accessed = pte.eaddr;
  677. r = kvmppc_emulate_mmio(run, vcpu);
  678. if ( r == RESUME_HOST_NV )
  679. r = RESUME_HOST;
  680. }
  681. return r;
  682. }
  683. /* Give up external provider (FPU, Altivec, VSX) */
  684. void kvmppc_giveup_ext(struct kvm_vcpu *vcpu, ulong msr)
  685. {
  686. struct thread_struct *t = &current->thread;
  687. /*
  688. * VSX instructions can access FP and vector registers, so if
  689. * we are giving up VSX, make sure we give up FP and VMX as well.
  690. */
  691. if (msr & MSR_VSX)
  692. msr |= MSR_FP | MSR_VEC;
  693. msr &= vcpu->arch.guest_owned_ext;
  694. if (!msr)
  695. return;
  696. #ifdef DEBUG_EXT
  697. printk(KERN_INFO "Giving up ext 0x%lx\n", msr);
  698. #endif
  699. if (msr & MSR_FP) {
  700. /*
  701. * Note that on CPUs with VSX, giveup_fpu stores
  702. * both the traditional FP registers and the added VSX
  703. * registers into thread.fp_state.fpr[].
  704. */
  705. if (t->regs->msr & MSR_FP)
  706. giveup_fpu(current);
  707. t->fp_save_area = NULL;
  708. }
  709. #ifdef CONFIG_ALTIVEC
  710. if (msr & MSR_VEC) {
  711. if (current->thread.regs->msr & MSR_VEC)
  712. giveup_altivec(current);
  713. t->vr_save_area = NULL;
  714. }
  715. #endif
  716. vcpu->arch.guest_owned_ext &= ~(msr | MSR_VSX);
  717. kvmppc_recalc_shadow_msr(vcpu);
  718. }
  719. /* Give up facility (TAR / EBB / DSCR) */
  720. void kvmppc_giveup_fac(struct kvm_vcpu *vcpu, ulong fac)
  721. {
  722. #ifdef CONFIG_PPC_BOOK3S_64
  723. if (!(vcpu->arch.shadow_fscr & (1ULL << fac))) {
  724. /* Facility not available to the guest, ignore giveup request*/
  725. return;
  726. }
  727. switch (fac) {
  728. case FSCR_TAR_LG:
  729. vcpu->arch.tar = mfspr(SPRN_TAR);
  730. mtspr(SPRN_TAR, current->thread.tar);
  731. vcpu->arch.shadow_fscr &= ~FSCR_TAR;
  732. break;
  733. }
  734. #endif
  735. }
  736. /* Handle external providers (FPU, Altivec, VSX) */
  737. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  738. ulong msr)
  739. {
  740. struct thread_struct *t = &current->thread;
  741. /* When we have paired singles, we emulate in software */
  742. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE)
  743. return RESUME_GUEST;
  744. if (!(kvmppc_get_msr(vcpu) & msr)) {
  745. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  746. return RESUME_GUEST;
  747. }
  748. if (msr == MSR_VSX) {
  749. /* No VSX? Give an illegal instruction interrupt */
  750. #ifdef CONFIG_VSX
  751. if (!cpu_has_feature(CPU_FTR_VSX))
  752. #endif
  753. {
  754. kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
  755. return RESUME_GUEST;
  756. }
  757. /*
  758. * We have to load up all the FP and VMX registers before
  759. * we can let the guest use VSX instructions.
  760. */
  761. msr = MSR_FP | MSR_VEC | MSR_VSX;
  762. }
  763. /* See if we already own all the ext(s) needed */
  764. msr &= ~vcpu->arch.guest_owned_ext;
  765. if (!msr)
  766. return RESUME_GUEST;
  767. #ifdef DEBUG_EXT
  768. printk(KERN_INFO "Loading up ext 0x%lx\n", msr);
  769. #endif
  770. if (msr & MSR_FP) {
  771. preempt_disable();
  772. enable_kernel_fp();
  773. load_fp_state(&vcpu->arch.fp);
  774. disable_kernel_fp();
  775. t->fp_save_area = &vcpu->arch.fp;
  776. preempt_enable();
  777. }
  778. if (msr & MSR_VEC) {
  779. #ifdef CONFIG_ALTIVEC
  780. preempt_disable();
  781. enable_kernel_altivec();
  782. load_vr_state(&vcpu->arch.vr);
  783. disable_kernel_altivec();
  784. t->vr_save_area = &vcpu->arch.vr;
  785. preempt_enable();
  786. #endif
  787. }
  788. t->regs->msr |= msr;
  789. vcpu->arch.guest_owned_ext |= msr;
  790. kvmppc_recalc_shadow_msr(vcpu);
  791. return RESUME_GUEST;
  792. }
  793. /*
  794. * Kernel code using FP or VMX could have flushed guest state to
  795. * the thread_struct; if so, get it back now.
  796. */
  797. static void kvmppc_handle_lost_ext(struct kvm_vcpu *vcpu)
  798. {
  799. unsigned long lost_ext;
  800. lost_ext = vcpu->arch.guest_owned_ext & ~current->thread.regs->msr;
  801. if (!lost_ext)
  802. return;
  803. if (lost_ext & MSR_FP) {
  804. preempt_disable();
  805. enable_kernel_fp();
  806. load_fp_state(&vcpu->arch.fp);
  807. disable_kernel_fp();
  808. preempt_enable();
  809. }
  810. #ifdef CONFIG_ALTIVEC
  811. if (lost_ext & MSR_VEC) {
  812. preempt_disable();
  813. enable_kernel_altivec();
  814. load_vr_state(&vcpu->arch.vr);
  815. disable_kernel_altivec();
  816. preempt_enable();
  817. }
  818. #endif
  819. current->thread.regs->msr |= lost_ext;
  820. }
  821. #ifdef CONFIG_PPC_BOOK3S_64
  822. void kvmppc_trigger_fac_interrupt(struct kvm_vcpu *vcpu, ulong fac)
  823. {
  824. /* Inject the Interrupt Cause field and trigger a guest interrupt */
  825. vcpu->arch.fscr &= ~(0xffULL << 56);
  826. vcpu->arch.fscr |= (fac << 56);
  827. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FAC_UNAVAIL);
  828. }
  829. static void kvmppc_emulate_fac(struct kvm_vcpu *vcpu, ulong fac)
  830. {
  831. enum emulation_result er = EMULATE_FAIL;
  832. if (!(kvmppc_get_msr(vcpu) & MSR_PR))
  833. er = kvmppc_emulate_instruction(vcpu->run, vcpu);
  834. if ((er != EMULATE_DONE) && (er != EMULATE_AGAIN)) {
  835. /* Couldn't emulate, trigger interrupt in guest */
  836. kvmppc_trigger_fac_interrupt(vcpu, fac);
  837. }
  838. }
  839. /* Enable facilities (TAR, EBB, DSCR) for the guest */
  840. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac)
  841. {
  842. bool guest_fac_enabled;
  843. BUG_ON(!cpu_has_feature(CPU_FTR_ARCH_207S));
  844. /*
  845. * Not every facility is enabled by FSCR bits, check whether the
  846. * guest has this facility enabled at all.
  847. */
  848. switch (fac) {
  849. case FSCR_TAR_LG:
  850. case FSCR_EBB_LG:
  851. guest_fac_enabled = (vcpu->arch.fscr & (1ULL << fac));
  852. break;
  853. case FSCR_TM_LG:
  854. guest_fac_enabled = kvmppc_get_msr(vcpu) & MSR_TM;
  855. break;
  856. default:
  857. guest_fac_enabled = false;
  858. break;
  859. }
  860. if (!guest_fac_enabled) {
  861. /* Facility not enabled by the guest */
  862. kvmppc_trigger_fac_interrupt(vcpu, fac);
  863. return RESUME_GUEST;
  864. }
  865. switch (fac) {
  866. case FSCR_TAR_LG:
  867. /* TAR switching isn't lazy in Linux yet */
  868. current->thread.tar = mfspr(SPRN_TAR);
  869. mtspr(SPRN_TAR, vcpu->arch.tar);
  870. vcpu->arch.shadow_fscr |= FSCR_TAR;
  871. break;
  872. default:
  873. kvmppc_emulate_fac(vcpu, fac);
  874. break;
  875. }
  876. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  877. /* Since we disabled MSR_TM at privilege state, the mfspr instruction
  878. * for TM spr can trigger TM fac unavailable. In this case, the
  879. * emulation is handled by kvmppc_emulate_fac(), which invokes
  880. * kvmppc_emulate_mfspr() finally. But note the mfspr can include
  881. * RT for NV registers. So it need to restore those NV reg to reflect
  882. * the update.
  883. */
  884. if ((fac == FSCR_TM_LG) && !(kvmppc_get_msr(vcpu) & MSR_PR))
  885. return RESUME_GUEST_NV;
  886. #endif
  887. return RESUME_GUEST;
  888. }
  889. void kvmppc_set_fscr(struct kvm_vcpu *vcpu, u64 fscr)
  890. {
  891. if ((vcpu->arch.fscr & FSCR_TAR) && !(fscr & FSCR_TAR)) {
  892. /* TAR got dropped, drop it in shadow too */
  893. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  894. } else if (!(vcpu->arch.fscr & FSCR_TAR) && (fscr & FSCR_TAR)) {
  895. vcpu->arch.fscr = fscr;
  896. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  897. return;
  898. }
  899. vcpu->arch.fscr = fscr;
  900. }
  901. #endif
  902. static void kvmppc_setup_debug(struct kvm_vcpu *vcpu)
  903. {
  904. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  905. u64 msr = kvmppc_get_msr(vcpu);
  906. kvmppc_set_msr(vcpu, msr | MSR_SE);
  907. }
  908. }
  909. static void kvmppc_clear_debug(struct kvm_vcpu *vcpu)
  910. {
  911. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  912. u64 msr = kvmppc_get_msr(vcpu);
  913. kvmppc_set_msr(vcpu, msr & ~MSR_SE);
  914. }
  915. }
  916. static int kvmppc_exit_pr_progint(struct kvm_run *run, struct kvm_vcpu *vcpu,
  917. unsigned int exit_nr)
  918. {
  919. enum emulation_result er;
  920. ulong flags;
  921. u32 last_inst;
  922. int emul, r;
  923. /*
  924. * shadow_srr1 only contains valid flags if we came here via a program
  925. * exception. The other exceptions (emulation assist, FP unavailable,
  926. * etc.) do not provide flags in SRR1, so use an illegal-instruction
  927. * exception when injecting a program interrupt into the guest.
  928. */
  929. if (exit_nr == BOOK3S_INTERRUPT_PROGRAM)
  930. flags = vcpu->arch.shadow_srr1 & 0x1f0000ull;
  931. else
  932. flags = SRR1_PROGILL;
  933. emul = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  934. if (emul != EMULATE_DONE)
  935. return RESUME_GUEST;
  936. if (kvmppc_get_msr(vcpu) & MSR_PR) {
  937. #ifdef EXIT_DEBUG
  938. pr_info("Userspace triggered 0x700 exception at\n 0x%lx (0x%x)\n",
  939. kvmppc_get_pc(vcpu), last_inst);
  940. #endif
  941. if ((last_inst & 0xff0007ff) != (INS_DCBZ & 0xfffffff7)) {
  942. kvmppc_core_queue_program(vcpu, flags);
  943. return RESUME_GUEST;
  944. }
  945. }
  946. vcpu->stat.emulated_inst_exits++;
  947. er = kvmppc_emulate_instruction(run, vcpu);
  948. switch (er) {
  949. case EMULATE_DONE:
  950. r = RESUME_GUEST_NV;
  951. break;
  952. case EMULATE_AGAIN:
  953. r = RESUME_GUEST;
  954. break;
  955. case EMULATE_FAIL:
  956. pr_crit("%s: emulation at %lx failed (%08x)\n",
  957. __func__, kvmppc_get_pc(vcpu), last_inst);
  958. kvmppc_core_queue_program(vcpu, flags);
  959. r = RESUME_GUEST;
  960. break;
  961. case EMULATE_DO_MMIO:
  962. run->exit_reason = KVM_EXIT_MMIO;
  963. r = RESUME_HOST_NV;
  964. break;
  965. case EMULATE_EXIT_USER:
  966. r = RESUME_HOST_NV;
  967. break;
  968. default:
  969. BUG();
  970. }
  971. return r;
  972. }
  973. int kvmppc_handle_exit_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
  974. unsigned int exit_nr)
  975. {
  976. int r = RESUME_HOST;
  977. int s;
  978. vcpu->stat.sum_exits++;
  979. run->exit_reason = KVM_EXIT_UNKNOWN;
  980. run->ready_for_interrupt_injection = 1;
  981. /* We get here with MSR.EE=1 */
  982. trace_kvm_exit(exit_nr, vcpu);
  983. guest_exit();
  984. switch (exit_nr) {
  985. case BOOK3S_INTERRUPT_INST_STORAGE:
  986. {
  987. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  988. vcpu->stat.pf_instruc++;
  989. if (kvmppc_is_split_real(vcpu))
  990. kvmppc_fixup_split_real(vcpu);
  991. #ifdef CONFIG_PPC_BOOK3S_32
  992. /* We set segments as unused segments when invalidating them. So
  993. * treat the respective fault as segment fault. */
  994. {
  995. struct kvmppc_book3s_shadow_vcpu *svcpu;
  996. u32 sr;
  997. svcpu = svcpu_get(vcpu);
  998. sr = svcpu->sr[kvmppc_get_pc(vcpu) >> SID_SHIFT];
  999. svcpu_put(svcpu);
  1000. if (sr == SR_INVALID) {
  1001. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  1002. r = RESUME_GUEST;
  1003. break;
  1004. }
  1005. }
  1006. #endif
  1007. /* only care about PTEG not found errors, but leave NX alone */
  1008. if (shadow_srr1 & 0x40000000) {
  1009. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  1010. r = kvmppc_handle_pagefault(run, vcpu, kvmppc_get_pc(vcpu), exit_nr);
  1011. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1012. vcpu->stat.sp_instruc++;
  1013. } else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  1014. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  1015. /*
  1016. * XXX If we do the dcbz hack we use the NX bit to flush&patch the page,
  1017. * so we can't use the NX bit inside the guest. Let's cross our fingers,
  1018. * that no guest that needs the dcbz hack does NX.
  1019. */
  1020. kvmppc_mmu_pte_flush(vcpu, kvmppc_get_pc(vcpu), ~0xFFFUL);
  1021. r = RESUME_GUEST;
  1022. } else {
  1023. kvmppc_core_queue_inst_storage(vcpu,
  1024. shadow_srr1 & 0x58000000);
  1025. r = RESUME_GUEST;
  1026. }
  1027. break;
  1028. }
  1029. case BOOK3S_INTERRUPT_DATA_STORAGE:
  1030. {
  1031. ulong dar = kvmppc_get_fault_dar(vcpu);
  1032. u32 fault_dsisr = vcpu->arch.fault_dsisr;
  1033. vcpu->stat.pf_storage++;
  1034. #ifdef CONFIG_PPC_BOOK3S_32
  1035. /* We set segments as unused segments when invalidating them. So
  1036. * treat the respective fault as segment fault. */
  1037. {
  1038. struct kvmppc_book3s_shadow_vcpu *svcpu;
  1039. u32 sr;
  1040. svcpu = svcpu_get(vcpu);
  1041. sr = svcpu->sr[dar >> SID_SHIFT];
  1042. svcpu_put(svcpu);
  1043. if (sr == SR_INVALID) {
  1044. kvmppc_mmu_map_segment(vcpu, dar);
  1045. r = RESUME_GUEST;
  1046. break;
  1047. }
  1048. }
  1049. #endif
  1050. /*
  1051. * We need to handle missing shadow PTEs, and
  1052. * protection faults due to us mapping a page read-only
  1053. * when the guest thinks it is writable.
  1054. */
  1055. if (fault_dsisr & (DSISR_NOHPTE | DSISR_PROTFAULT)) {
  1056. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  1057. r = kvmppc_handle_pagefault(run, vcpu, dar, exit_nr);
  1058. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1059. } else {
  1060. kvmppc_core_queue_data_storage(vcpu, dar, fault_dsisr);
  1061. r = RESUME_GUEST;
  1062. }
  1063. break;
  1064. }
  1065. case BOOK3S_INTERRUPT_DATA_SEGMENT:
  1066. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_fault_dar(vcpu)) < 0) {
  1067. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  1068. kvmppc_book3s_queue_irqprio(vcpu,
  1069. BOOK3S_INTERRUPT_DATA_SEGMENT);
  1070. }
  1071. r = RESUME_GUEST;
  1072. break;
  1073. case BOOK3S_INTERRUPT_INST_SEGMENT:
  1074. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu)) < 0) {
  1075. kvmppc_book3s_queue_irqprio(vcpu,
  1076. BOOK3S_INTERRUPT_INST_SEGMENT);
  1077. }
  1078. r = RESUME_GUEST;
  1079. break;
  1080. /* We're good on these - the host merely wanted to get our attention */
  1081. case BOOK3S_INTERRUPT_DECREMENTER:
  1082. case BOOK3S_INTERRUPT_HV_DECREMENTER:
  1083. case BOOK3S_INTERRUPT_DOORBELL:
  1084. case BOOK3S_INTERRUPT_H_DOORBELL:
  1085. vcpu->stat.dec_exits++;
  1086. r = RESUME_GUEST;
  1087. break;
  1088. case BOOK3S_INTERRUPT_EXTERNAL:
  1089. case BOOK3S_INTERRUPT_EXTERNAL_LEVEL:
  1090. case BOOK3S_INTERRUPT_EXTERNAL_HV:
  1091. case BOOK3S_INTERRUPT_H_VIRT:
  1092. vcpu->stat.ext_intr_exits++;
  1093. r = RESUME_GUEST;
  1094. break;
  1095. case BOOK3S_INTERRUPT_HMI:
  1096. case BOOK3S_INTERRUPT_PERFMON:
  1097. case BOOK3S_INTERRUPT_SYSTEM_RESET:
  1098. r = RESUME_GUEST;
  1099. break;
  1100. case BOOK3S_INTERRUPT_PROGRAM:
  1101. case BOOK3S_INTERRUPT_H_EMUL_ASSIST:
  1102. r = kvmppc_exit_pr_progint(run, vcpu, exit_nr);
  1103. break;
  1104. case BOOK3S_INTERRUPT_SYSCALL:
  1105. {
  1106. u32 last_sc;
  1107. int emul;
  1108. /* Get last sc for papr */
  1109. if (vcpu->arch.papr_enabled) {
  1110. /* The sc instuction points SRR0 to the next inst */
  1111. emul = kvmppc_get_last_inst(vcpu, INST_SC, &last_sc);
  1112. if (emul != EMULATE_DONE) {
  1113. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) - 4);
  1114. r = RESUME_GUEST;
  1115. break;
  1116. }
  1117. }
  1118. if (vcpu->arch.papr_enabled &&
  1119. (last_sc == 0x44000022) &&
  1120. !(kvmppc_get_msr(vcpu) & MSR_PR)) {
  1121. /* SC 1 papr hypercalls */
  1122. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  1123. int i;
  1124. #ifdef CONFIG_PPC_BOOK3S_64
  1125. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE) {
  1126. r = RESUME_GUEST;
  1127. break;
  1128. }
  1129. #endif
  1130. run->papr_hcall.nr = cmd;
  1131. for (i = 0; i < 9; ++i) {
  1132. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  1133. run->papr_hcall.args[i] = gpr;
  1134. }
  1135. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  1136. vcpu->arch.hcall_needed = 1;
  1137. r = RESUME_HOST;
  1138. } else if (vcpu->arch.osi_enabled &&
  1139. (((u32)kvmppc_get_gpr(vcpu, 3)) == OSI_SC_MAGIC_R3) &&
  1140. (((u32)kvmppc_get_gpr(vcpu, 4)) == OSI_SC_MAGIC_R4)) {
  1141. /* MOL hypercalls */
  1142. u64 *gprs = run->osi.gprs;
  1143. int i;
  1144. run->exit_reason = KVM_EXIT_OSI;
  1145. for (i = 0; i < 32; i++)
  1146. gprs[i] = kvmppc_get_gpr(vcpu, i);
  1147. vcpu->arch.osi_needed = 1;
  1148. r = RESUME_HOST_NV;
  1149. } else if (!(kvmppc_get_msr(vcpu) & MSR_PR) &&
  1150. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  1151. /* KVM PV hypercalls */
  1152. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  1153. r = RESUME_GUEST;
  1154. } else {
  1155. /* Guest syscalls */
  1156. vcpu->stat.syscall_exits++;
  1157. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1158. r = RESUME_GUEST;
  1159. }
  1160. break;
  1161. }
  1162. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  1163. case BOOK3S_INTERRUPT_ALTIVEC:
  1164. case BOOK3S_INTERRUPT_VSX:
  1165. {
  1166. int ext_msr = 0;
  1167. int emul;
  1168. u32 last_inst;
  1169. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE) {
  1170. /* Do paired single instruction emulation */
  1171. emul = kvmppc_get_last_inst(vcpu, INST_GENERIC,
  1172. &last_inst);
  1173. if (emul == EMULATE_DONE)
  1174. r = kvmppc_exit_pr_progint(run, vcpu, exit_nr);
  1175. else
  1176. r = RESUME_GUEST;
  1177. break;
  1178. }
  1179. /* Enable external provider */
  1180. switch (exit_nr) {
  1181. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  1182. ext_msr = MSR_FP;
  1183. break;
  1184. case BOOK3S_INTERRUPT_ALTIVEC:
  1185. ext_msr = MSR_VEC;
  1186. break;
  1187. case BOOK3S_INTERRUPT_VSX:
  1188. ext_msr = MSR_VSX;
  1189. break;
  1190. }
  1191. r = kvmppc_handle_ext(vcpu, exit_nr, ext_msr);
  1192. break;
  1193. }
  1194. case BOOK3S_INTERRUPT_ALIGNMENT:
  1195. {
  1196. u32 last_inst;
  1197. int emul = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  1198. if (emul == EMULATE_DONE) {
  1199. u32 dsisr;
  1200. u64 dar;
  1201. dsisr = kvmppc_alignment_dsisr(vcpu, last_inst);
  1202. dar = kvmppc_alignment_dar(vcpu, last_inst);
  1203. kvmppc_set_dsisr(vcpu, dsisr);
  1204. kvmppc_set_dar(vcpu, dar);
  1205. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1206. }
  1207. r = RESUME_GUEST;
  1208. break;
  1209. }
  1210. #ifdef CONFIG_PPC_BOOK3S_64
  1211. case BOOK3S_INTERRUPT_FAC_UNAVAIL:
  1212. r = kvmppc_handle_fac(vcpu, vcpu->arch.shadow_fscr >> 56);
  1213. break;
  1214. #endif
  1215. case BOOK3S_INTERRUPT_MACHINE_CHECK:
  1216. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1217. r = RESUME_GUEST;
  1218. break;
  1219. case BOOK3S_INTERRUPT_TRACE:
  1220. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  1221. run->exit_reason = KVM_EXIT_DEBUG;
  1222. r = RESUME_HOST;
  1223. } else {
  1224. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1225. r = RESUME_GUEST;
  1226. }
  1227. break;
  1228. default:
  1229. {
  1230. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  1231. /* Ugh - bork here! What did we get? */
  1232. printk(KERN_EMERG "exit_nr=0x%x | pc=0x%lx | msr=0x%lx\n",
  1233. exit_nr, kvmppc_get_pc(vcpu), shadow_srr1);
  1234. r = RESUME_HOST;
  1235. BUG();
  1236. break;
  1237. }
  1238. }
  1239. if (!(r & RESUME_HOST)) {
  1240. /* To avoid clobbering exit_reason, only check for signals if
  1241. * we aren't already exiting to userspace for some other
  1242. * reason. */
  1243. /*
  1244. * Interrupts could be timers for the guest which we have to
  1245. * inject again, so let's postpone them until we're in the guest
  1246. * and if we really did time things so badly, then we just exit
  1247. * again due to a host external interrupt.
  1248. */
  1249. s = kvmppc_prepare_to_enter(vcpu);
  1250. if (s <= 0)
  1251. r = s;
  1252. else {
  1253. /* interrupts now hard-disabled */
  1254. kvmppc_fix_ee_before_entry();
  1255. }
  1256. kvmppc_handle_lost_ext(vcpu);
  1257. }
  1258. trace_kvm_book3s_reenter(r, vcpu);
  1259. return r;
  1260. }
  1261. static int kvm_arch_vcpu_ioctl_get_sregs_pr(struct kvm_vcpu *vcpu,
  1262. struct kvm_sregs *sregs)
  1263. {
  1264. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1265. int i;
  1266. sregs->pvr = vcpu->arch.pvr;
  1267. sregs->u.s.sdr1 = to_book3s(vcpu)->sdr1;
  1268. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1269. for (i = 0; i < 64; i++) {
  1270. sregs->u.s.ppc64.slb[i].slbe = vcpu->arch.slb[i].orige | i;
  1271. sregs->u.s.ppc64.slb[i].slbv = vcpu->arch.slb[i].origv;
  1272. }
  1273. } else {
  1274. for (i = 0; i < 16; i++)
  1275. sregs->u.s.ppc32.sr[i] = kvmppc_get_sr(vcpu, i);
  1276. for (i = 0; i < 8; i++) {
  1277. sregs->u.s.ppc32.ibat[i] = vcpu3s->ibat[i].raw;
  1278. sregs->u.s.ppc32.dbat[i] = vcpu3s->dbat[i].raw;
  1279. }
  1280. }
  1281. return 0;
  1282. }
  1283. static int kvm_arch_vcpu_ioctl_set_sregs_pr(struct kvm_vcpu *vcpu,
  1284. struct kvm_sregs *sregs)
  1285. {
  1286. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1287. int i;
  1288. kvmppc_set_pvr_pr(vcpu, sregs->pvr);
  1289. vcpu3s->sdr1 = sregs->u.s.sdr1;
  1290. #ifdef CONFIG_PPC_BOOK3S_64
  1291. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1292. /* Flush all SLB entries */
  1293. vcpu->arch.mmu.slbmte(vcpu, 0, 0);
  1294. vcpu->arch.mmu.slbia(vcpu);
  1295. for (i = 0; i < 64; i++) {
  1296. u64 rb = sregs->u.s.ppc64.slb[i].slbe;
  1297. u64 rs = sregs->u.s.ppc64.slb[i].slbv;
  1298. if (rb & SLB_ESID_V)
  1299. vcpu->arch.mmu.slbmte(vcpu, rs, rb);
  1300. }
  1301. } else
  1302. #endif
  1303. {
  1304. for (i = 0; i < 16; i++) {
  1305. vcpu->arch.mmu.mtsrin(vcpu, i, sregs->u.s.ppc32.sr[i]);
  1306. }
  1307. for (i = 0; i < 8; i++) {
  1308. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), false,
  1309. (u32)sregs->u.s.ppc32.ibat[i]);
  1310. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), true,
  1311. (u32)(sregs->u.s.ppc32.ibat[i] >> 32));
  1312. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), false,
  1313. (u32)sregs->u.s.ppc32.dbat[i]);
  1314. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), true,
  1315. (u32)(sregs->u.s.ppc32.dbat[i] >> 32));
  1316. }
  1317. }
  1318. /* Flush the MMU after messing with the segments */
  1319. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  1320. return 0;
  1321. }
  1322. static int kvmppc_get_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1323. union kvmppc_one_reg *val)
  1324. {
  1325. int r = 0;
  1326. switch (id) {
  1327. case KVM_REG_PPC_DEBUG_INST:
  1328. *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
  1329. break;
  1330. case KVM_REG_PPC_HIOR:
  1331. *val = get_reg_val(id, to_book3s(vcpu)->hior);
  1332. break;
  1333. case KVM_REG_PPC_VTB:
  1334. *val = get_reg_val(id, to_book3s(vcpu)->vtb);
  1335. break;
  1336. case KVM_REG_PPC_LPCR:
  1337. case KVM_REG_PPC_LPCR_64:
  1338. /*
  1339. * We are only interested in the LPCR_ILE bit
  1340. */
  1341. if (vcpu->arch.intr_msr & MSR_LE)
  1342. *val = get_reg_val(id, LPCR_ILE);
  1343. else
  1344. *val = get_reg_val(id, 0);
  1345. break;
  1346. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1347. case KVM_REG_PPC_TFHAR:
  1348. *val = get_reg_val(id, vcpu->arch.tfhar);
  1349. break;
  1350. case KVM_REG_PPC_TFIAR:
  1351. *val = get_reg_val(id, vcpu->arch.tfiar);
  1352. break;
  1353. case KVM_REG_PPC_TEXASR:
  1354. *val = get_reg_val(id, vcpu->arch.texasr);
  1355. break;
  1356. case KVM_REG_PPC_TM_GPR0 ... KVM_REG_PPC_TM_GPR31:
  1357. *val = get_reg_val(id,
  1358. vcpu->arch.gpr_tm[id-KVM_REG_PPC_TM_GPR0]);
  1359. break;
  1360. case KVM_REG_PPC_TM_VSR0 ... KVM_REG_PPC_TM_VSR63:
  1361. {
  1362. int i, j;
  1363. i = id - KVM_REG_PPC_TM_VSR0;
  1364. if (i < 32)
  1365. for (j = 0; j < TS_FPRWIDTH; j++)
  1366. val->vsxval[j] = vcpu->arch.fp_tm.fpr[i][j];
  1367. else {
  1368. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1369. val->vval = vcpu->arch.vr_tm.vr[i-32];
  1370. else
  1371. r = -ENXIO;
  1372. }
  1373. break;
  1374. }
  1375. case KVM_REG_PPC_TM_CR:
  1376. *val = get_reg_val(id, vcpu->arch.cr_tm);
  1377. break;
  1378. case KVM_REG_PPC_TM_XER:
  1379. *val = get_reg_val(id, vcpu->arch.xer_tm);
  1380. break;
  1381. case KVM_REG_PPC_TM_LR:
  1382. *val = get_reg_val(id, vcpu->arch.lr_tm);
  1383. break;
  1384. case KVM_REG_PPC_TM_CTR:
  1385. *val = get_reg_val(id, vcpu->arch.ctr_tm);
  1386. break;
  1387. case KVM_REG_PPC_TM_FPSCR:
  1388. *val = get_reg_val(id, vcpu->arch.fp_tm.fpscr);
  1389. break;
  1390. case KVM_REG_PPC_TM_AMR:
  1391. *val = get_reg_val(id, vcpu->arch.amr_tm);
  1392. break;
  1393. case KVM_REG_PPC_TM_PPR:
  1394. *val = get_reg_val(id, vcpu->arch.ppr_tm);
  1395. break;
  1396. case KVM_REG_PPC_TM_VRSAVE:
  1397. *val = get_reg_val(id, vcpu->arch.vrsave_tm);
  1398. break;
  1399. case KVM_REG_PPC_TM_VSCR:
  1400. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1401. *val = get_reg_val(id, vcpu->arch.vr_tm.vscr.u[3]);
  1402. else
  1403. r = -ENXIO;
  1404. break;
  1405. case KVM_REG_PPC_TM_DSCR:
  1406. *val = get_reg_val(id, vcpu->arch.dscr_tm);
  1407. break;
  1408. case KVM_REG_PPC_TM_TAR:
  1409. *val = get_reg_val(id, vcpu->arch.tar_tm);
  1410. break;
  1411. #endif
  1412. default:
  1413. r = -EINVAL;
  1414. break;
  1415. }
  1416. return r;
  1417. }
  1418. static void kvmppc_set_lpcr_pr(struct kvm_vcpu *vcpu, u64 new_lpcr)
  1419. {
  1420. if (new_lpcr & LPCR_ILE)
  1421. vcpu->arch.intr_msr |= MSR_LE;
  1422. else
  1423. vcpu->arch.intr_msr &= ~MSR_LE;
  1424. }
  1425. static int kvmppc_set_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1426. union kvmppc_one_reg *val)
  1427. {
  1428. int r = 0;
  1429. switch (id) {
  1430. case KVM_REG_PPC_HIOR:
  1431. to_book3s(vcpu)->hior = set_reg_val(id, *val);
  1432. to_book3s(vcpu)->hior_explicit = true;
  1433. break;
  1434. case KVM_REG_PPC_VTB:
  1435. to_book3s(vcpu)->vtb = set_reg_val(id, *val);
  1436. break;
  1437. case KVM_REG_PPC_LPCR:
  1438. case KVM_REG_PPC_LPCR_64:
  1439. kvmppc_set_lpcr_pr(vcpu, set_reg_val(id, *val));
  1440. break;
  1441. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1442. case KVM_REG_PPC_TFHAR:
  1443. vcpu->arch.tfhar = set_reg_val(id, *val);
  1444. break;
  1445. case KVM_REG_PPC_TFIAR:
  1446. vcpu->arch.tfiar = set_reg_val(id, *val);
  1447. break;
  1448. case KVM_REG_PPC_TEXASR:
  1449. vcpu->arch.texasr = set_reg_val(id, *val);
  1450. break;
  1451. case KVM_REG_PPC_TM_GPR0 ... KVM_REG_PPC_TM_GPR31:
  1452. vcpu->arch.gpr_tm[id - KVM_REG_PPC_TM_GPR0] =
  1453. set_reg_val(id, *val);
  1454. break;
  1455. case KVM_REG_PPC_TM_VSR0 ... KVM_REG_PPC_TM_VSR63:
  1456. {
  1457. int i, j;
  1458. i = id - KVM_REG_PPC_TM_VSR0;
  1459. if (i < 32)
  1460. for (j = 0; j < TS_FPRWIDTH; j++)
  1461. vcpu->arch.fp_tm.fpr[i][j] = val->vsxval[j];
  1462. else
  1463. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1464. vcpu->arch.vr_tm.vr[i-32] = val->vval;
  1465. else
  1466. r = -ENXIO;
  1467. break;
  1468. }
  1469. case KVM_REG_PPC_TM_CR:
  1470. vcpu->arch.cr_tm = set_reg_val(id, *val);
  1471. break;
  1472. case KVM_REG_PPC_TM_XER:
  1473. vcpu->arch.xer_tm = set_reg_val(id, *val);
  1474. break;
  1475. case KVM_REG_PPC_TM_LR:
  1476. vcpu->arch.lr_tm = set_reg_val(id, *val);
  1477. break;
  1478. case KVM_REG_PPC_TM_CTR:
  1479. vcpu->arch.ctr_tm = set_reg_val(id, *val);
  1480. break;
  1481. case KVM_REG_PPC_TM_FPSCR:
  1482. vcpu->arch.fp_tm.fpscr = set_reg_val(id, *val);
  1483. break;
  1484. case KVM_REG_PPC_TM_AMR:
  1485. vcpu->arch.amr_tm = set_reg_val(id, *val);
  1486. break;
  1487. case KVM_REG_PPC_TM_PPR:
  1488. vcpu->arch.ppr_tm = set_reg_val(id, *val);
  1489. break;
  1490. case KVM_REG_PPC_TM_VRSAVE:
  1491. vcpu->arch.vrsave_tm = set_reg_val(id, *val);
  1492. break;
  1493. case KVM_REG_PPC_TM_VSCR:
  1494. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1495. vcpu->arch.vr.vscr.u[3] = set_reg_val(id, *val);
  1496. else
  1497. r = -ENXIO;
  1498. break;
  1499. case KVM_REG_PPC_TM_DSCR:
  1500. vcpu->arch.dscr_tm = set_reg_val(id, *val);
  1501. break;
  1502. case KVM_REG_PPC_TM_TAR:
  1503. vcpu->arch.tar_tm = set_reg_val(id, *val);
  1504. break;
  1505. #endif
  1506. default:
  1507. r = -EINVAL;
  1508. break;
  1509. }
  1510. return r;
  1511. }
  1512. static struct kvm_vcpu *kvmppc_core_vcpu_create_pr(struct kvm *kvm,
  1513. unsigned int id)
  1514. {
  1515. struct kvmppc_vcpu_book3s *vcpu_book3s;
  1516. struct kvm_vcpu *vcpu;
  1517. int err = -ENOMEM;
  1518. unsigned long p;
  1519. vcpu = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  1520. if (!vcpu)
  1521. goto out;
  1522. vcpu_book3s = vzalloc(sizeof(struct kvmppc_vcpu_book3s));
  1523. if (!vcpu_book3s)
  1524. goto free_vcpu;
  1525. vcpu->arch.book3s = vcpu_book3s;
  1526. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1527. vcpu->arch.shadow_vcpu =
  1528. kzalloc(sizeof(*vcpu->arch.shadow_vcpu), GFP_KERNEL);
  1529. if (!vcpu->arch.shadow_vcpu)
  1530. goto free_vcpu3s;
  1531. #endif
  1532. err = kvm_vcpu_init(vcpu, kvm, id);
  1533. if (err)
  1534. goto free_shadow_vcpu;
  1535. err = -ENOMEM;
  1536. p = __get_free_page(GFP_KERNEL|__GFP_ZERO);
  1537. if (!p)
  1538. goto uninit_vcpu;
  1539. vcpu->arch.shared = (void *)p;
  1540. #ifdef CONFIG_PPC_BOOK3S_64
  1541. /* Always start the shared struct in native endian mode */
  1542. #ifdef __BIG_ENDIAN__
  1543. vcpu->arch.shared_big_endian = true;
  1544. #else
  1545. vcpu->arch.shared_big_endian = false;
  1546. #endif
  1547. /*
  1548. * Default to the same as the host if we're on sufficiently
  1549. * recent machine that we have 1TB segments;
  1550. * otherwise default to PPC970FX.
  1551. */
  1552. vcpu->arch.pvr = 0x3C0301;
  1553. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  1554. vcpu->arch.pvr = mfspr(SPRN_PVR);
  1555. vcpu->arch.intr_msr = MSR_SF;
  1556. #else
  1557. /* default to book3s_32 (750) */
  1558. vcpu->arch.pvr = 0x84202;
  1559. #endif
  1560. kvmppc_set_pvr_pr(vcpu, vcpu->arch.pvr);
  1561. vcpu->arch.slb_nr = 64;
  1562. vcpu->arch.shadow_msr = MSR_USER64 & ~MSR_LE;
  1563. err = kvmppc_mmu_init(vcpu);
  1564. if (err < 0)
  1565. goto free_shared_page;
  1566. return vcpu;
  1567. free_shared_page:
  1568. free_page((unsigned long)vcpu->arch.shared);
  1569. uninit_vcpu:
  1570. kvm_vcpu_uninit(vcpu);
  1571. free_shadow_vcpu:
  1572. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1573. kfree(vcpu->arch.shadow_vcpu);
  1574. free_vcpu3s:
  1575. #endif
  1576. vfree(vcpu_book3s);
  1577. free_vcpu:
  1578. kmem_cache_free(kvm_vcpu_cache, vcpu);
  1579. out:
  1580. return ERR_PTR(err);
  1581. }
  1582. static void kvmppc_core_vcpu_free_pr(struct kvm_vcpu *vcpu)
  1583. {
  1584. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  1585. free_page((unsigned long)vcpu->arch.shared & PAGE_MASK);
  1586. kvm_vcpu_uninit(vcpu);
  1587. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1588. kfree(vcpu->arch.shadow_vcpu);
  1589. #endif
  1590. vfree(vcpu_book3s);
  1591. kmem_cache_free(kvm_vcpu_cache, vcpu);
  1592. }
  1593. static int kvmppc_vcpu_run_pr(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1594. {
  1595. int ret;
  1596. #ifdef CONFIG_ALTIVEC
  1597. unsigned long uninitialized_var(vrsave);
  1598. #endif
  1599. /* Check if we can run the vcpu at all */
  1600. if (!vcpu->arch.sane) {
  1601. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  1602. ret = -EINVAL;
  1603. goto out;
  1604. }
  1605. kvmppc_setup_debug(vcpu);
  1606. /*
  1607. * Interrupts could be timers for the guest which we have to inject
  1608. * again, so let's postpone them until we're in the guest and if we
  1609. * really did time things so badly, then we just exit again due to
  1610. * a host external interrupt.
  1611. */
  1612. ret = kvmppc_prepare_to_enter(vcpu);
  1613. if (ret <= 0)
  1614. goto out;
  1615. /* interrupts now hard-disabled */
  1616. /* Save FPU, Altivec and VSX state */
  1617. giveup_all(current);
  1618. /* Preload FPU if it's enabled */
  1619. if (kvmppc_get_msr(vcpu) & MSR_FP)
  1620. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  1621. kvmppc_fix_ee_before_entry();
  1622. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  1623. kvmppc_clear_debug(vcpu);
  1624. /* No need for guest_exit. It's done in handle_exit.
  1625. We also get here with interrupts enabled. */
  1626. /* Make sure we save the guest FPU/Altivec/VSX state */
  1627. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  1628. /* Make sure we save the guest TAR/EBB/DSCR state */
  1629. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  1630. out:
  1631. vcpu->mode = OUTSIDE_GUEST_MODE;
  1632. return ret;
  1633. }
  1634. /*
  1635. * Get (and clear) the dirty memory log for a memory slot.
  1636. */
  1637. static int kvm_vm_ioctl_get_dirty_log_pr(struct kvm *kvm,
  1638. struct kvm_dirty_log *log)
  1639. {
  1640. struct kvm_memslots *slots;
  1641. struct kvm_memory_slot *memslot;
  1642. struct kvm_vcpu *vcpu;
  1643. ulong ga, ga_end;
  1644. int is_dirty = 0;
  1645. int r;
  1646. unsigned long n;
  1647. mutex_lock(&kvm->slots_lock);
  1648. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1649. if (r)
  1650. goto out;
  1651. /* If nothing is dirty, don't bother messing with page tables. */
  1652. if (is_dirty) {
  1653. slots = kvm_memslots(kvm);
  1654. memslot = id_to_memslot(slots, log->slot);
  1655. ga = memslot->base_gfn << PAGE_SHIFT;
  1656. ga_end = ga + (memslot->npages << PAGE_SHIFT);
  1657. kvm_for_each_vcpu(n, vcpu, kvm)
  1658. kvmppc_mmu_pte_pflush(vcpu, ga, ga_end);
  1659. n = kvm_dirty_bitmap_bytes(memslot);
  1660. memset(memslot->dirty_bitmap, 0, n);
  1661. }
  1662. r = 0;
  1663. out:
  1664. mutex_unlock(&kvm->slots_lock);
  1665. return r;
  1666. }
  1667. static void kvmppc_core_flush_memslot_pr(struct kvm *kvm,
  1668. struct kvm_memory_slot *memslot)
  1669. {
  1670. return;
  1671. }
  1672. static int kvmppc_core_prepare_memory_region_pr(struct kvm *kvm,
  1673. struct kvm_memory_slot *memslot,
  1674. const struct kvm_userspace_memory_region *mem)
  1675. {
  1676. return 0;
  1677. }
  1678. static void kvmppc_core_commit_memory_region_pr(struct kvm *kvm,
  1679. const struct kvm_userspace_memory_region *mem,
  1680. const struct kvm_memory_slot *old,
  1681. const struct kvm_memory_slot *new)
  1682. {
  1683. return;
  1684. }
  1685. static void kvmppc_core_free_memslot_pr(struct kvm_memory_slot *free,
  1686. struct kvm_memory_slot *dont)
  1687. {
  1688. return;
  1689. }
  1690. static int kvmppc_core_create_memslot_pr(struct kvm_memory_slot *slot,
  1691. unsigned long npages)
  1692. {
  1693. return 0;
  1694. }
  1695. #ifdef CONFIG_PPC64
  1696. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1697. struct kvm_ppc_smmu_info *info)
  1698. {
  1699. long int i;
  1700. struct kvm_vcpu *vcpu;
  1701. info->flags = 0;
  1702. /* SLB is always 64 entries */
  1703. info->slb_size = 64;
  1704. /* Standard 4k base page size segment */
  1705. info->sps[0].page_shift = 12;
  1706. info->sps[0].slb_enc = 0;
  1707. info->sps[0].enc[0].page_shift = 12;
  1708. info->sps[0].enc[0].pte_enc = 0;
  1709. /*
  1710. * 64k large page size.
  1711. * We only want to put this in if the CPUs we're emulating
  1712. * support it, but unfortunately we don't have a vcpu easily
  1713. * to hand here to test. Just pick the first vcpu, and if
  1714. * that doesn't exist yet, report the minimum capability,
  1715. * i.e., no 64k pages.
  1716. * 1T segment support goes along with 64k pages.
  1717. */
  1718. i = 1;
  1719. vcpu = kvm_get_vcpu(kvm, 0);
  1720. if (vcpu && (vcpu->arch.hflags & BOOK3S_HFLAG_MULTI_PGSIZE)) {
  1721. info->flags = KVM_PPC_1T_SEGMENTS;
  1722. info->sps[i].page_shift = 16;
  1723. info->sps[i].slb_enc = SLB_VSID_L | SLB_VSID_LP_01;
  1724. info->sps[i].enc[0].page_shift = 16;
  1725. info->sps[i].enc[0].pte_enc = 1;
  1726. ++i;
  1727. }
  1728. /* Standard 16M large page size segment */
  1729. info->sps[i].page_shift = 24;
  1730. info->sps[i].slb_enc = SLB_VSID_L;
  1731. info->sps[i].enc[0].page_shift = 24;
  1732. info->sps[i].enc[0].pte_enc = 0;
  1733. return 0;
  1734. }
  1735. static int kvm_configure_mmu_pr(struct kvm *kvm, struct kvm_ppc_mmuv3_cfg *cfg)
  1736. {
  1737. if (!cpu_has_feature(CPU_FTR_ARCH_300))
  1738. return -ENODEV;
  1739. /* Require flags and process table base and size to all be zero. */
  1740. if (cfg->flags || cfg->process_table)
  1741. return -EINVAL;
  1742. return 0;
  1743. }
  1744. #else
  1745. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1746. struct kvm_ppc_smmu_info *info)
  1747. {
  1748. /* We should not get called */
  1749. BUG();
  1750. }
  1751. #endif /* CONFIG_PPC64 */
  1752. static unsigned int kvm_global_user_count = 0;
  1753. static DEFINE_SPINLOCK(kvm_global_user_count_lock);
  1754. static int kvmppc_core_init_vm_pr(struct kvm *kvm)
  1755. {
  1756. mutex_init(&kvm->arch.hpt_mutex);
  1757. #ifdef CONFIG_PPC_BOOK3S_64
  1758. /* Start out with the default set of hcalls enabled */
  1759. kvmppc_pr_init_default_hcalls(kvm);
  1760. #endif
  1761. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1762. spin_lock(&kvm_global_user_count_lock);
  1763. if (++kvm_global_user_count == 1)
  1764. pseries_disable_reloc_on_exc();
  1765. spin_unlock(&kvm_global_user_count_lock);
  1766. }
  1767. return 0;
  1768. }
  1769. static void kvmppc_core_destroy_vm_pr(struct kvm *kvm)
  1770. {
  1771. #ifdef CONFIG_PPC64
  1772. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  1773. #endif
  1774. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1775. spin_lock(&kvm_global_user_count_lock);
  1776. BUG_ON(kvm_global_user_count == 0);
  1777. if (--kvm_global_user_count == 0)
  1778. pseries_enable_reloc_on_exc();
  1779. spin_unlock(&kvm_global_user_count_lock);
  1780. }
  1781. }
  1782. static int kvmppc_core_check_processor_compat_pr(void)
  1783. {
  1784. /*
  1785. * PR KVM can work on POWER9 inside a guest partition
  1786. * running in HPT mode. It can't work if we are using
  1787. * radix translation (because radix provides no way for
  1788. * a process to have unique translations in quadrant 3).
  1789. */
  1790. if (cpu_has_feature(CPU_FTR_ARCH_300) && radix_enabled())
  1791. return -EIO;
  1792. return 0;
  1793. }
  1794. static long kvm_arch_vm_ioctl_pr(struct file *filp,
  1795. unsigned int ioctl, unsigned long arg)
  1796. {
  1797. return -ENOTTY;
  1798. }
  1799. static struct kvmppc_ops kvm_ops_pr = {
  1800. .get_sregs = kvm_arch_vcpu_ioctl_get_sregs_pr,
  1801. .set_sregs = kvm_arch_vcpu_ioctl_set_sregs_pr,
  1802. .get_one_reg = kvmppc_get_one_reg_pr,
  1803. .set_one_reg = kvmppc_set_one_reg_pr,
  1804. .vcpu_load = kvmppc_core_vcpu_load_pr,
  1805. .vcpu_put = kvmppc_core_vcpu_put_pr,
  1806. .set_msr = kvmppc_set_msr_pr,
  1807. .vcpu_run = kvmppc_vcpu_run_pr,
  1808. .vcpu_create = kvmppc_core_vcpu_create_pr,
  1809. .vcpu_free = kvmppc_core_vcpu_free_pr,
  1810. .check_requests = kvmppc_core_check_requests_pr,
  1811. .get_dirty_log = kvm_vm_ioctl_get_dirty_log_pr,
  1812. .flush_memslot = kvmppc_core_flush_memslot_pr,
  1813. .prepare_memory_region = kvmppc_core_prepare_memory_region_pr,
  1814. .commit_memory_region = kvmppc_core_commit_memory_region_pr,
  1815. .unmap_hva_range = kvm_unmap_hva_range_pr,
  1816. .age_hva = kvm_age_hva_pr,
  1817. .test_age_hva = kvm_test_age_hva_pr,
  1818. .set_spte_hva = kvm_set_spte_hva_pr,
  1819. .mmu_destroy = kvmppc_mmu_destroy_pr,
  1820. .free_memslot = kvmppc_core_free_memslot_pr,
  1821. .create_memslot = kvmppc_core_create_memslot_pr,
  1822. .init_vm = kvmppc_core_init_vm_pr,
  1823. .destroy_vm = kvmppc_core_destroy_vm_pr,
  1824. .get_smmu_info = kvm_vm_ioctl_get_smmu_info_pr,
  1825. .emulate_op = kvmppc_core_emulate_op_pr,
  1826. .emulate_mtspr = kvmppc_core_emulate_mtspr_pr,
  1827. .emulate_mfspr = kvmppc_core_emulate_mfspr_pr,
  1828. .fast_vcpu_kick = kvm_vcpu_kick,
  1829. .arch_vm_ioctl = kvm_arch_vm_ioctl_pr,
  1830. #ifdef CONFIG_PPC_BOOK3S_64
  1831. .hcall_implemented = kvmppc_hcall_impl_pr,
  1832. .configure_mmu = kvm_configure_mmu_pr,
  1833. #endif
  1834. .giveup_ext = kvmppc_giveup_ext,
  1835. };
  1836. int kvmppc_book3s_init_pr(void)
  1837. {
  1838. int r;
  1839. r = kvmppc_core_check_processor_compat_pr();
  1840. if (r < 0)
  1841. return r;
  1842. kvm_ops_pr.owner = THIS_MODULE;
  1843. kvmppc_pr_ops = &kvm_ops_pr;
  1844. r = kvmppc_mmu_hpte_sysinit();
  1845. return r;
  1846. }
  1847. void kvmppc_book3s_exit_pr(void)
  1848. {
  1849. kvmppc_pr_ops = NULL;
  1850. kvmppc_mmu_hpte_sysexit();
  1851. }
  1852. /*
  1853. * We only support separate modules for book3s 64
  1854. */
  1855. #ifdef CONFIG_PPC_BOOK3S_64
  1856. module_init(kvmppc_book3s_init_pr);
  1857. module_exit(kvmppc_book3s_exit_pr);
  1858. MODULE_LICENSE("GPL");
  1859. MODULE_ALIAS_MISCDEV(KVM_MINOR);
  1860. MODULE_ALIAS("devname:kvm");
  1861. #endif